
NXP Semiconductors
Quick start ADC1412D, ADC1212D, ADC1112D series
Quick start
QS_ADC1412D_7.doc
© NXP B.V. 2010. All rights reserved.
Quick start
Rev. 7 — 6 August 2010
27 of 41
3.3 HSDC extension module: FPGA flash
To get access to the software control of the generation system, run the “USB
Configurator.exe”. It is located by default in the directory "C:\Program Files\Electronique
Concept\USB Configurator\".
If a HSDC extension module is connected to the user system it will display the following
window:
Fig 27. “USB Configurator” window: board main control
This window gives an overview of the current status of the board connected. If supply is
not connected, a FAIL status appears on the Power status field.
Flash the FPGA with the appropriate bin file provided on the CD located at “\5. CGAP
Software\Install\CGAP FPGA bin v03”. Among the 8 files, 2 are considered here:
•
“cgap_v03_P1C_RE_3V3_GEN.bin”: the FPGA will use the rising edge of the clock
delivered by the P1 connector. This is suitable when using CMOS use case;
•
“cgap_v03_P2C_RE_3V3_ACQ.bin”: the FPGA will use the rising edge of the clock
delivered by the P1 connector. This is suitable when using LVDS use case;
For further details regarding the others file please contact
dataconverter-
.
Browse to select the wanted bin file. Click “Erase” and “Program” buttons. Once the
“Successful” message appears, click “Reset FPGA” button: board is programmed.
3.4 HSDC extension module: DATA clock configuration
To acquire the digital input pattern on P1/P2 connector (CMOS or LVDS DDR mode), the
user needs to choose the wanted frequency. In our example, the frequency used for
acquisition is 125 MHz: