
NXP Semiconductors
Quick start ADC1412D, ADC1212D, ADC1112D series
Quick start
QS_ADC1412D_7.doc
© NXP B.V. 2010. All rights reserved.
Quick start
Rev. 7 — 6 August 2010
24 of 41
The HSDC extension module can acquire data in LVDS DDR arranging in interleaved
mode with 2 possible clock edge configurations:
•
Rising edge as shown below:
Fig 23. HSDC extension module: LVDS DDR interleaved data bit rising edge acquired
•
Falling edge as shown below:
Fig 24. HSDC extension module: LVDS DDR interleaved data bit falling edge acquired
The HSDC extension module can acquire data in LVDS DDR using:
•
either the on-board clock generated by the internal PLL, refer to as
pDFS_CLK[0]/nDFS_CLK[0] that will be used by the FPGA. In this case, the
reference of the board should be delivered by the clock signal generator;
•
or the clock provided by the ADC refer to as pP2_CLK_IN/nP2_CLK_IN. This is the
preferred situation since the user will not deal with any set-up/hold timing for the
acquisition.
Refer to
section 3.3
for software configuration.