CHAPTER 7 TIMER/COUNTER FUNCTION
Preliminary User’s Manual U15905EJ1V0UD
224
(2/2)
Clearing is disabled
Clearing is enabled (after clearing, counting is restarted)
ECLRn
0
1
TMn register clear enable/disable specification by external clear input (TCLRn)
The register operates as a capture register.
The register operates as a compare register.
CMSn1
0
1
Capture/compare register (CCn1) operation mode selection
The register operates as a capture register.
The register operates as a compare register.
CMSn0
0
1
Capture/compare register (CCn0) operation mode selection
Clearing is disabled
Clearing is enabled (if CCn0 and TMn match during a compare operation,
TMn is cleared)
CCLRn
0
1
TMn register clear enable/disable specification during compare operation
Low level
High level
ALVn
0
1
External pulse output (TOn) active level specification
The initial value of the ALVn bit is 1.
Specifies the input clock (internal).
Specifies the external clock (TIn0).
ETIn
0
1
Count clock external/internal switch specification
•
When ETIn = 0, the count clock can be selected according to the CSn2 to CSn0
bits of TMCn0.
•
When ETIn = 1, the valid edge can be selected according to the TESn1 and
TESn0 bit specifications of SESn.
Remark
A reset takes precedence for the flip-flop of the TOn output (n = 0, 1).
Содержание V850ES/SA2 UPD703201
Страница 2: ...Preliminary User s Manual U15905EJ1V0UD 2 MEMO ...
Страница 284: ... 4 6 7 6 7 8 9 9 6 Note 1 Note 2 0 0 9 9 6 1 1 0 1 9 0 0 0 6 7 0 0 0 0 0 0 0 1 1 1 0 0 0 0 3 1 6 7 6 7 ...
Страница 285: ... 6 7 ...
Страница 516: ...Preliminary User s Manual U15905EJ1V0UD 516 MEMO ...