CHAPTER 1 INTRODUCTION
Preliminary User’s Manual U15905EJ1V0UD
31
1.6
Function Block Configuration
1.6.1
Internal block diagram
•
V850ES/SA2
NMI
INTP00, INTP01,
INTP10, INTP11
TO0, TO1
SIO
TI0, TI1
TCLR0, TCLR1
SO0 to SO3
SI0 to SI3
SCK0 to SCK3
INTP0 to INTP6
INTC
Timer/counter
16-bit timer:
2 ch
TO2 to TO5
TI2 to TI5
Timer/counter
8-bit timer:
4 ch
TXD0, TXD1
RXD0, RXD1
UART: 2 ch
SDA
Note 2
SCL
Note 2
I
2
C
Note 2
:
1 ch
DMAC
Watchdog
timer
Real-time
counter
Note 1
RAM
ROM
16 KB
PC
General-purpose
registers
32 bits
×
32
Multiplier
16
×
16
→
32
ALU
System
registers
32-bit
barrel shifter
CPU
HLDRQ
HLDAK
ASTB
RD
WAIT
WR0, WR1
CS0 to CS3
A0 to A21
AD0 to AD15
IC
Note 3
FLMD0
Note 4
, FLMD1
Note 4
Port
CG
RG
A/D
converter
D/A
converter
PCS0 to PCS3
PCM0 to PCM3
PCT0, PCT1, PCT4 to PCT7
PDH0 to PDH5
PDL0 to PDL15
P90 to P915
P80, P81
P70 to P711
P40 to P46
P30 to P32
P00 to P05
ANO0, ANO1
AV
REF1
AV
DD
AV
REF0
AV
SS
ANI0 to ANI11
CLKOUT
X1
X2
XT1
XT2
RESET
V
DD
V
SS
V
DDBU
V
SSBU
EV
DD
EV
SS
Instruction
queue
BCU
CSI: 4 ch
ROM
correction
Notes 1.
µ
PD703201, 703201Y:
256 KB (mask ROM)
µ
PD70F3201, 70F3201Y: 256 KB (flash memory)
2.
µ
PD703201Y and 70F3201Y only
3.
µ
PD703201 and 703201Y only
4.
µ
PD70F3201 and 70F3201Y only
Содержание V850ES/SA2 UPD703201
Страница 2: ...Preliminary User s Manual U15905EJ1V0UD 2 MEMO ...
Страница 284: ... 4 6 7 6 7 8 9 9 6 Note 1 Note 2 0 0 9 9 6 1 1 0 1 9 0 0 0 6 7 0 0 0 0 0 0 0 1 1 1 0 0 0 0 3 1 6 7 6 7 ...
Страница 285: ... 6 7 ...
Страница 516: ...Preliminary User s Manual U15905EJ1V0UD 516 MEMO ...