User’s Manual U16896EJ2V0UD
706
APPENDIX D REVISION HISTORY
D.1 Major Revisions in This Edition
(1/3)
Page Description
Throughout
Modification of oscillation frequency
p. 24
Modification of
1.4 Ordering Information
pp. 36, 37
Modification of
2.2 Pin I/O Circuits and Recommended Connection of Unused Pins
p. 39
Addition of Type 13-AD to
2.3 Pin I/O Circuits
p. 40
Modification of
3.1 Features
p. 43
Modification of
Table 3-2 System Register Numbers
p. 68
Modification of
3.4.8 (1) (a) System wait control register (VSWC)
p. 69
Modification of
3.4.8 (1) (b) Access to special on-chip peripheral I/O register
p. 70
Modification of
3.4.8 (2) (b) Countermeasure
p. 73
Modification of
Table 4-3 Reading to/Writing from Pn Register
p. 126
Modification of
Figure 5-1 Clock Generator
p. 143
Addition of
Caution 3
to
6.4 (5) TMP0 I/O control register 2 (TP0IOC2)
p. 145
Modification of
6.4 (7) TMP0 capture/compare register 0 (TP0CCR0)
p. 147
Modification of
6.4 (8) TMP0 capture/compare register 1 (TP0CCR1)
p. 149
Modification of
6.4 (9) TMP0 counter read buffer register (TP0CNT)
p. 152
Modification of
Figure 6-4 Register Setting for Interval Timer Mode Operation
p. 161
Modification of
Figure 6-10 Basic Timing in External Event Count Mode
p. 165
Addition of
Caution
to
6.5.2 (2) Operation timing in external event count mode
p. 170
Modification of
Figure 6-17 Basic Timing in External Trigger Pulse Output Mode
p. 170
Partial addition of description to
6.5.3 External trigger pulse output mode (TP0MD2 to TP0MD0 bits =
010)
p. 177
Modification of
6.5.3 (2) (b) 0%/100% output of PWM waveform
p. 185
Modification of
Figure 6-23 Software Processing Flow in One-Shot Pulse Output Mode
p. 186
Modification of
6.5.4 (2) (a) Note on rewriting TP0CCRa register
p. 190
Modification of
Figure 6-26 Register Setting in PWM Output Mode
p. 195
Modification of
6.5.5 (2) (b) 0%/100% output of PWM waveform
p. 215
Modification of
6.5.7 Pulse width measurement mode (TP0MD2 to TP0MD0 bits = 110)
pp. 224 to 292
Modification of expression in
CHAPTER 7 16-BIT TIMER/EVENT COUNTER 0
p. 314
Partial addition of description to
9.2 (1) 8-bit timer H compare register n0 (CMPn0)
p. 315
Partial addition of description to
9.2 (2) 8-bit timer H compare register n1 (CMPn1)
p. 322
Addition of
Note
to
Figure 9-3 Timing of Interval Timer/Square Wave Output Operation
p. 324
Modification of
Caution 1
and addition of
Caution 3
to
9.4.2
PWM output mode operation
p. 328
Modification of
Figure 9-5
Operation Timing in PWM Output Mode
p. 330
Addition of <3> to
Figure 9-6 Transfer Timing
p. 331
Addition of <8> to
9.4.3 Carrier generator mode operation
pp. 333 to 335
Modification of
Figure 9-8 Carrier Generator Mode
p. 340
Modification of
10.1.4 (1) Operation of interval timer BRG
p. 350
Modification of
11.1.3 (2) Watchdog timer mode register 1 (WDTM1)
<R>
Содержание V850ES/KE1+
Страница 2: ...User s Manual U16896EJ2V0UD 2 MEMO...