223
Chapter 7
Interrupt/Exception Processing Function
User’s Manual U16580EE3V1UD00
Note:
Not available on
μ
PD70F3447.
Remarks: 1.
Default Priority: The priority order that takes precedence when two or more maskable
interrupt requests at the same software priority level are present at the
same time. The highest priority is 0.
Restored PC: The value of PC saved when an interrupt/exception (other than RESET)
occurs is the value of the current PC, which holds the address of the
next instruction to be executed when returning from interrupt handling
routine. However, if the interrupt request occurs during execution of a
divide instruction (DIV, DIVH, DIVU or DIVHU), the value of the PC
saved is the address of the divide instruction itself (rather than the
address of the instruction following the divide instruction), because the
division is cancelled in this case, and restarted completely after
interrupt servicing.
nextPC:
The PC value that proceeds the processing following interrupt/
exception processing.
2.
The execution address of the illegal instruction when an illegal opcode exception occurs
is calculated by (Restored PC - 4).
Maskable Interrupt INTAD1
PIC96
ADC1 conversion
completion/ DMA
transfer completion
ADC1/
DMAC
96
0680H
00000680H nextPC
Interrupt INTCC10
PIC97
Note
CC10 capture input/
compare match
TMENC1
Note
97
0690H
00000690H nextPC
Interrupt INTCC11
PIC98
Note
CC11capture input/
compare match
TMENC1
Note
98
06A0H
000006A0H nextPC
Interrupt INTCM10
PIC99
Note
CM10 compare match
TMENC1
Note
99
06B0H
000006B0H nextPC
Interrupt INTCM11
PIC100
Note
CM10 compare match
TMENC1
Note
100 06C0H
000006C0H nextPC
Interrupt INTOVF
PIC101
Note
TMENC1 overflow
TMENC1
Note
101 06D0H
000006D0H nextPC
Interrupt INTUDF
PIC102
Note
TMENC1 underflow
TMENC1
Note
102 06E0H
000006E0H nextPC
Interrupt INTDMA2
PIC103 DMA channel 2 transfer
completion
DMAC
103 06F0H
000006F0H nextPC
Interrupt INTDMA3
PIC104 DMA channel 3 transfer
completion
DMAC
104 0700H
00000700H nextPC
Interrupt INTPERR
PIC105 Internal RAM parity error iRAM
105 0710H
00000710H nextPC
Table 7-1:
Interrupt/Exception Source List (5/5)
Type
Classification
Interrupt/Exception Source
Default
Priority
Exception
Code
Handler
Address
Restored
PC
Name
Control
Register
Generating Source
Gener.
Unit
Содержание MuPD70F3187
Страница 6: ...6 Preface User s Manual U16580EE3V1UD00 ...
Страница 16: ...16 User s Manual U16580EE3V1UD00 ...
Страница 28: ...28 User s Manual U16580EE3V1UD00 ...
Страница 32: ...32 User s Manual U16580EE3V1UD00 ...
Страница 84: ...84 Chapter 2 Pin Functions User s Manual U16580EE3V1UD00 MEMO ...
Страница 144: ...144 Chapter 3 CPU Functions User s Manual U16580EE3V1UD00 MEMO ...
Страница 192: ...192 Chapter 5 Memory Access Control Function μPD70F3187 only User s Manual U16580EE3V1UD00 MEMO ...
Страница 312: ...312 Chapter 9 16 Bit Timer Event Counter P User s Manual U16580EE3V1UD00 MEMO ...
Страница 534: ...534 Chapter 11 16 bit Timer Event Counter T User s Manual U16580EE3V1UD00 ...
Страница 969: ...969 Chapter 20 Port Functions User s Manual U16580EE3V1UD00 MEMO ...
Страница 970: ...970 Chapter 20 Port Functions User s Manual U16580EE3V1UD00 ...
Страница 976: ...976 Chapter 22 Internal RAM Parity Check Function User s Manual U16580EE3V1UD00 MEMO ...
Страница 984: ...984 Chapter 23 On Chip Debug Function OCD User s Manual U16580EE3V1UD00 MEMO ...
Страница 1006: ...1006 Chapter 24 Flash Memory User s Manual U16580EE3V1UD00 MEMO ...
Страница 1036: ...1036 Chapter 27 Recommended Soldering Conditions User s Manual U16580EE3V1UD00 MEMO ...
Страница 1046: ...1046 Appendix A Index User s Manual U16580EE3V1UD00 MEMO ...
Страница 1052: ...1052 User s Manual U16580EE3V1UD00 ...
Страница 1053: ......