Preliminary User’s Manual U13420EJ2V0UM00
6
Major Revisions in This Edition
Page
Description
p.29
Renewal of 1.5 78K/0 Series Lineup
p.33
Modification of description of on-chip pull-up resistor specification and function description of
TI00 pin in 2.1 Pin Functions
pp.41, 42
Addition of input/output circuit type and Figure 2-1 Pin Input/Output Circuits in 2.3 Pin I/O
Circuits and Recommended Connections of Unused Pins
p.43
Modification of Caution in 3.1 Memory Space
p.56
Modification of following register symbols in Table 3-3 Special Function Register List
ADTC
→
ADTC0, ADTP
→
ADTP0, ADTI
→
ADTI0
pp.74 to 83
Modification of block diagrams of ports in Figures 4-2 through 4-11
p.86
Modification of description and Caution in 4.3 (2) Pull-up resistor option registers (PUO, PU2
to PU9)
p.104
Addition of PPG output column and modification of number of interval timers in Table 6-1 Timer/
Event Counter Operations
p.105
Modification of Figure 6-1 16-Bit Timer/Event Counter Block Diagram
p.107
Addition of column of CR01 Capture Trigger in Table 6-3 TI00/TO0/P20 Pin Valid Edge and
Capture/Compare Register Capture Register Capture Trigger
p.111
Addition of a Caution on OSPT in Figure 6-4 Format of 16-Bit Timer Output Control Register
0 (TOC0)
p.112
Modification of Cautions in Figure 6-5 Format of Prescaler Mode Register 0 (PRM0)
p.115
Addition of the noise elimination circuit in Figure 6-8 Interval Timer Configuration Diagram
p.133
Addition of cautions on sampling clock in 6.6 (12) Edge detection
p.187
Modification of the input buffer to the schmitt-triggered input in Figure 13-1 Serial Interface
(UART0) Block Diagram
pp.209 to
Modification of following register symbols and bit names in CHAPTER 14 SERIAL INTERFACE
250
(SIO1)
• Automatic Data Transmit/Receive Address Pointer (ADTP0)
• Automatic Data Transmit/Receive Control Register (ADTC0)
• Automatic Data Transmit/Receive Interval Specification Register (ADTI0)
• Bit name in Serial Operation Mode Register 1 (CSIM1)
pp.251, 257 Deletion of the direction control circuit in Figure 15-1 Serial Interface (SIO30) Block Diagram,
Figure 16-1 Serial Interface (SIO31) Block Diagram
p.264
Addition of descriptions about INTTM00 and INTTM01 triggers in Table 17-1 Interrupt Source
List
pp.267, 270 Modification of Table 17-2 Flags Corresponding to Interrupt Request Source and Figure 17-
4 Format of Priority Specify Flag Registers (PR0L, PR0H, PR1L) (WTPR
→
WTPR0)
p.306
Addition of Caution in 21.1 Memory Size Switching Register and modification of Figure 21-1
Format of Memory Size Switching Register (IMS) (W
→
R/W)
pp.308, 331 Addition of Flashpro III in 21.3 Flash Memory Programming and A.2 Flash Memory Writing
Tools
pp.327 to
Addition of descriptions of Windows™ for supporting PC98-NX series, modification of supported
338
OS version, addition of Solaris™ to OSs, addition of the performance board IE-78K0-NS-PA, and
interface adapter IE-7000-PCI-IF in APPENDIX A DEVELOPMENT TOOLS
The mark shows major revised points.
Содержание mPD780065 Series
Страница 2: ...Preliminary User s Manual U13420EJ2V0UM00 2 MEMO ...
Страница 10: ...10 Preliminary User s Manual U13420EJ2V0UM00 MEMO ...
Страница 22: ...22 Preliminary User s Manual U13420EJ2V0UM00 MEMO ...
Страница 134: ...134 Preliminary User s Manual U13420EJ2V0UM00 MEMO ...
Страница 154: ...154 Preliminary User s Manual U13420EJ2V0UM00 MEMO ...
Страница 160: ...160 Preliminary User s Manual U13420EJ2V0UM00 MEMO ...
Страница 186: ...186 Preliminary User s Manual U13420EJ2V0UM00 MEMO ...
Страница 326: ...326 Preliminary User s Manual U13420EJ2V0UM00 MEMO ...
Страница 342: ...342 Preliminary User s Manual U13420EJ2V0UM00 MEMO ...
Страница 350: ...350 Preliminary User s Manual U13420EJ2V0UM00 MEMO ...