MC9S12DT256 Device User Guide — V03.07
17
The Device Guide provides information about the MC9S12DT256 device made up of standard HCS12
blocks and the HCS12 processor core.
This document is part of the customer documentation. A complete set of device manuals also includes the
HCS12 Core User Guide and all the individual Block Guides of the implemented modules. In a effort to
reduce redundancy all module specific information is located only in the respective Block Guide. If
applicable, special implementation details of the module are given in the block description sections of this
document.
See
for names and versions of the referenced documents throughout the Device User Guide.
Table 0-2 Document References
shows the Specification Change Summary for Maskset L91N.
User Guide
Version
Document Order Number
CPU12 Reference Manual
V04
CPU12RM/AD
HCS12 Multiplexed External Bus Interface (MEBI) Block Guide
V03
S12MEBIV3/D
HCS12 Module Mapping Control (MMC) Block Guide
V04
S12MMCV4/D
HCS12 Interrupt (INT) Block Guide
V01
S12INTV1/D
HCS12 Background Debug (BDM) Block Guide
V04
S12BDMV4/D
HCS12 Breakpoint (BKP) Block Guide
V01
S12BKPV1/D
Clock and Reset Generator (CRG) Block User Guide
V04
S12CRGV4/D
Enhanced Capture Timer (ECT_16B8C) Block User Guide
V01
S12ECT16B8CV1/D
Analog to Digital Converter 10 Bit 8 Channels (ATD_10B8C) Block User Guide
V02
S12ATD10B8CV2/D
Inter IC Bus (IIC) Block User Guide
V02
S12IICV2/D
Asynchronous Serial Interface (SCI) Block User Guide
V02
S12SCIV2/D
Serial Peripheral Interface (SPI) Block User Guide
V03
S12SPIV3/D
Pulse Width Modulator 8 Bit 8 Channel (PWM_8B8C) Block User Guide
V01
S12PWM8B8CV1/D
256 K Byte Flash (FTS256K) Block User Guide
V03
S12FTS256KV3/D
4K Byte EEPROM (EETS4K) Block User Guide
V02
S12EETS4KV2/D
Byte Level Data Link Controller -J1850 (BDLC) Block User Guide
V01
S12BDLCV1/D
Motorola Scalable CAN (MSCAN) Block User Guide
V02
S12MSCANV2/D
Voltage Regulator (VREG) Block User Guide
V01
S12VREGV1/D
Port Integration Module (PIM_9DP256) Block User Guide
V03
S12PIM9DP256V3/D
Oscillator (OSC) Block Guide
V02
S12OSCV2/D
Table 0-3 Specification Change Summary for Maskset L91N
Block
Spec Change
MCU_9DT256
removed CAN2 and CAN3
HCS12 V1.5
The Background Debug Module includes an Acknowledge Protocol (two
additional hardware commands ACK_ENABLE/ACK_DISABLE)
HCS12 V1.5
The state of PK7/ROMCTL is latched into ROMON Bit during RESET into
Emulation Mode or Normal Expanded Mode
CRG
Maskset includes an additional Pierce Oscillator
Содержание MC9S12A256
Страница 3: ...MC9S12DT256 Device User Guide 9S12DT256DGV3 D V03 07 3 ...
Страница 4: ...MC9S12DT256 Device User Guide 9S12DT256DGV3 D V03 07 4 ...
Страница 10: ...MC9S12DT256 Device User Guide V03 07 10 ...
Страница 12: ...MC9S12DT256 Device User Guide V03 07 12 ...
Страница 14: ...MC9S12DT256 Device User Guide V03 07 14 Table A 21 Expanded Bus Timing Characteristics 125 ...
Страница 70: ...MC9S12DT256 Device User Guide V03 07 70 ...
Страница 78: ...MC9S12DT256 Device User Guide V03 07 78 ...
Страница 88: ...MC9S12DT256 Device User Guide V03 07 88 ...
Страница 108: ...MC9S12DT256 Device User Guide V03 07 108 ...
Страница 110: ...MC9S12DT256 Device User Guide V03 07 110 ...
Страница 118: ...MC9S12DT256 Device User Guide V03 07 118 ...
Страница 130: ...MC9S12DT256 Device User Guide V03 07 130 ...
Страница 131: ...MC9S12DT256 Device User Guide V03 07 131 User Guide End Sheet ...
Страница 132: ...MC9S12DT256 Device User Guide V03 07 132 FINAL PAGE OF 132 PAGES ...