MC9S12DT256 Device User Guide — V03.07
23
Figure 1-1 MC9S12DT256 Block Diagram
256K Byte Flash EEPROM
12K Byte RAM
Enhanced Capture
RESET
EXTAL
XTAL
VDD1,2
VSS1,2
SCI0
4K Byte EEPROM
BKGD
R/W
MODB
XIRQ
NOACC/XCLKS
System
Integration
Module
(SIM)
VDDR
CPU12
Periodic Interrupt
COP Watchdog
Clock Monitor
Single-wire Background
Breakpoints
PLL
VSSPLL
XFC
VDDPLL
Multiplexed Address/Data Bus
VDDA
VSSA
VRH
VRL
ATD0
Multiplexed
Wide Bus
Multiplexed
VDDX
VSSX
Internal Logic 2.5V
Narrow Bus
PPAGE
VDDPLL
VSSPLL
PLL 2.5V
IRQ
LSTRB
ECLK
MODA
PA
4
PA
3
PA
2
PA
1
PA
0
PA
7
PA
6
PA
5
TEST
ADDR12
ADDR11
ADDR10
ADDR9
ADDR8
ADDR15
ADDR14
ADDR13
D
A
T
A12
D
A
T
A11
D
A
T
A10
D
ATA
9
D
ATA
8
D
A
T
A15
D
A
T
A14
D
A
T
A13
PB4
PB3
PB2
PB1
PB0
PB7
PB6
PB5
ADDR4
ADDR3
ADDR2
ADDR1
ADDR0
ADDR7
ADDR6
ADDR5
D
ATA
4
D
ATA
3
D
ATA
2
D
ATA
1
D
ATA
0
D
ATA
7
D
ATA
6
D
ATA
5
DA
T
A
4
DA
T
A
3
DA
T
A
2
DA
T
A
1
DA
T
A
0
DA
T
A
7
DA
T
A
6
DA
T
A
5
PE3
PE4
PE5
PE6
PE7
PE0
PE1
PE2
AN2
AN6
AN0
AN7
AN1
AN3
AN4
AN5
PAD03
PAD04
PAD05
PAD06
PAD07
PAD00
PAD01
PAD02
IOC2
IOC6
IOC0
IOC7
IOC1
IOC3
IOC4
IOC5
PT3
PT4
PT5
PT6
PT7
PT0
PT1
PT2
VRH
VRL
VDDA
VSSA
VRH
VRL
ATD1
AN2
AN6
AN0
AN7
AN1
AN3
AN4
AN5
PAD11
PAD12
PAD13
PAD14
PAD15
PAD08
PAD09
PAD10
VDDA
VSSA
RXD
TXD
MISO
MOSI
PS3
PS4
PS5
PS0
PS1
PS2
SCI1
RXD
TXD
PP3
PP4
PP5
PP6
PP7
PP0
PP1
PP2
PIX2
PIX0
PIX1
PIX3
ECS
PK3
PK7
PK0
PK1
XADDR17
ECS
XADDR14
XADDR15
XADDR16
SCK
SS
PS6
PS7
SPI0
IIC
SDA
SCL
PJ6
PJ7
CAN0
RXCAN
TXCAN
PM1
PM0
CAN1
RXCAN
TXCAN
PM2
PM3
PM4
PM5
PM6
PM7
KWH2
KWH6
KWH0
KWH7
KWH1
KWH3
KWH4
KWH5
PH3
PH4
PH5
PH6
PH7
PH0
PH1
PH2
KWJ0
KWJ1
PJ0
PJ1
I/O Driver 5V
VDDA
VSSA
A/D Converter 5V &
DDRA
DDRB
PTA
PTB
DDRE
PTE
AD1
AD0
PTK
DDRK
PTT
DDRT
PTP
DDRP
PTS
DDRS
PTM
DDRM
PTH
DDRH
PTJ
DDRJ
PK2
BDLC
RXB
TXB
Clock and
Reset
Generation
Module
Voltage Regulator
VSSR
Debug Module
VDD1,2
VSS1,2
VREGEN
VDDR
VSSR
Voltage Regulator 5V & I/O
CAN4
RXCAN
TXCAN
MISO
MOSI
SCK
SS
SPI2
MISO
MOSI
SCK
SS
SPI1
PIX4
PIX5
PK4
PK5
XADDR18
XADDR19
Voltage Regulator Reference
KWP2
KWP6
KWP0
KWP7
KWP1
KWP3
KWP4
KWP5
KWJ6
KWJ7
Timer
(J1850)
Signals sho
w
n in
Bold
are not a
vailab
le on the 80 Pin P
ac
kage
Module to Port Routing
PWM2
PWM6
PWM0
PWM7
PWM1
PWM3
PWM4
PWM5
PWM
Содержание MC9S12A256
Страница 3: ...MC9S12DT256 Device User Guide 9S12DT256DGV3 D V03 07 3 ...
Страница 4: ...MC9S12DT256 Device User Guide 9S12DT256DGV3 D V03 07 4 ...
Страница 10: ...MC9S12DT256 Device User Guide V03 07 10 ...
Страница 12: ...MC9S12DT256 Device User Guide V03 07 12 ...
Страница 14: ...MC9S12DT256 Device User Guide V03 07 14 Table A 21 Expanded Bus Timing Characteristics 125 ...
Страница 70: ...MC9S12DT256 Device User Guide V03 07 70 ...
Страница 78: ...MC9S12DT256 Device User Guide V03 07 78 ...
Страница 88: ...MC9S12DT256 Device User Guide V03 07 88 ...
Страница 108: ...MC9S12DT256 Device User Guide V03 07 108 ...
Страница 110: ...MC9S12DT256 Device User Guide V03 07 110 ...
Страница 118: ...MC9S12DT256 Device User Guide V03 07 118 ...
Страница 130: ...MC9S12DT256 Device User Guide V03 07 130 ...
Страница 131: ...MC9S12DT256 Device User Guide V03 07 131 User Guide End Sheet ...
Страница 132: ...MC9S12DT256 Device User Guide V03 07 132 FINAL PAGE OF 132 PAGES ...