INSTRUCTION TIMING
MOTOROLA
INSTRUCTION SET DETAILS
A - 303
Note that the “ap” term in Table A-8 and Table A-9 for the P memory move represents
the wait states spent when accessing the program memory during DATA read or write
operations and does not refer to instruction fetches.
All one-word jump instructions execute TWO program memory fetches to refill the pipe-
line, which is represented by the “+(2
∗
ap)” term.
All two-word jumps execute THREE program memory fetches to refill the pipeline, but
one of those fetches is sequential (the instruction word located at the jump instruction
2nd word 1), so it is not counted as per assumption 4. If the jump instruction
was fetched from a program memory segment with wait states, another “ap’’ should be
added to account for that third fetch.
Note 1: Bxxx = BCHG, BCLR, or BSET.
Note 2: If assumption 4 is not applicable, then to each one-word instruction timing,
a “+ ap” term should be added, and to each two-word instruction, a “+ (2 * ap)”
term should be added to account for the program memory wait states spent to
fetch an instruction word to fill the pipeline.
Bit Manipulation Operation
+ mvb
Cycles
Comments
Bxxx Peripheral
2
∗
aio
See Note 1
Bxxx X Memory
ea + (2
∗
ax)
See Note 1
Bxxx Y Memory
ea + (2
∗
ay)
See Note 1
Bxxx Register Direct
0
See Note 1
BTST Peripheral
aio
BTST X Memory
ea + ax
BTST Y Memory
ea + ay
Table A-10 Bit Manipulation Timing Summary (see Note 2)
Note 1: Jbit = JCLR, JSCLR, JSET, and JSSET
Note 2: Jxxx = Jcc, JMP, JScc, and JSR
Jump Instruction Operation
+ jx
Cycles
Comments
Jbit Register Direct
2
∗
ap
See Note 1
Jbit Peripheral
aio + (2
∗
ap)
See Note 1
Jbit X Memory
ea + ax + (2
∗
ap)
See Note 1
Jbit Y Memory
ea + ay + (2
∗
ap)
See Note 1
Jxxx
ea + (2
∗
ap)
See Note 2
Table A-11 Jump Instruction Timing Summary
Содержание DSP56K
Страница 12: ...xii LIST of TABLES MOTOROLA List of Tables Continued Table Page Number Title Number ...
Страница 13: ...MOTOROLA DSP56K FAMILY INTRODUCTION 1 1 SECTION 1 DSP56K FAMILY INTRODUCTION ...
Страница 25: ...MOTOROLA DSP56K CENTRAL ARCHITECTURE OVERVIEW 2 1 SECTION 2 DSP56K CENTRAL ARCHITECTURE OVERVIEW ...
Страница 31: ...MOTOROLA DATA ARITHMETIC LOGIC UNIT 3 1 SECTION 3 DATA ARITHMETIC LOGIC UNIT ...
Страница 50: ...DATA ALU SUMMARY 3 20 DATA ARITHMETIC LOGIC UNIT MOTOROLA ...
Страница 51: ...MOTOROLA ADDRESS GENERATION UNIT 4 1 SECTION 4 ADDRESS GENERATION UNIT ...
Страница 77: ...MOTOROLA PROGRAM CONTROL UNIT 5 1 SECTION 5 PROGRAM CONTROL UNIT ...
Страница 124: ...INSTRUCTION GROUPS 6 30 INSTRUCTION SET INTRODUCTION MOTOROLA ...
Страница 125: ...MOTOROLA PROCESSING STATES 7 1 SECTION 7 PROCESSING STATES STOP WAIT EXCEPTION NORMAL RESET ...
Страница 167: ...STOP PROCESSING STATE MOTOROLA PROCESSING STATES 7 43 ...
Страница 168: ...STOP PROCESSING STATE 7 44 PROCESSING STATES MOTOROLA ...
Страница 169: ...MOTOROLA PORT A 8 1 SECTION 8 PORT A ...
Страница 176: ...PORT A INTERFACE 8 8 PORT A MOTOROLA ...
Страница 177: ...MOTOROLA PLL CLOCK OSCILLATOR 9 1 SECTION 9 PLL CLOCK OSCILLATOR x x d Φ VCO ...
Страница 191: ...10 2 ON CHIP EMULATION OnCE MOTOROLA SECTION 10 ON CHIP EMULATION OnCE ...
Страница 218: ...USING THE OnCE MOTOROLA ON CHIP EMULATION OnCE 10 29 ...
Страница 604: ...INSTRUCTION ENCODING A 338 INSTRUCTION SET DETAILS MOTOROLA ...
Страница 605: ...MOTOROLA BENCHMARK PROGRAMS B 1 APPENDIX B BENCHMARK PROGRAMS T T T T T P1 P3 P2 P4 T T T ...
Страница 606: ...SECTION CONTENTS B 2 BENCHMARK PROGRAMS MOTOROLA SECTION B 1 INTRODUCTION 3 SECTION B 2 BENCHMARK PROGRAMS 3 ...
Страница 609: ...BENCHMARK PROGRAMS MOTOROLA BENCHMARK PROGRAMS B 5 ...
Страница 611: ...BENCHMARK PROGRAMS MOTOROLA BENCHMARK PROGRAMS B 7 ...
Страница 613: ...BENCHMARK PROGRAMS MOTOROLA BENCHMARK PROGRAMS B 9 ...
Страница 615: ...BENCHMARK PROGRAMS MOTOROLA BENCHMARK PROGRAMS B 11 ...