![Maxim Integrated MAX32660 Скачать руководство пользователя страница 190](http://html1.mh-extra.com/html/maxim-integrated/max32660/max32660_user-manual_1744484190.webp)
MAX32660 User Guide
Maxim Integrated
Page 190 of 195
SPIMSS Control Register
SPIMSS_CTRL
[0x0004]
Bits
Name
Access
Reset
Description
4
phase
R/W
0
Phase Select
Refer to the section
Clock Phase and Polarity Control
for details.
0: Data is valid prior to first serial clock edge.
1: Data transition occurs after the first serial clock edge.
3
clkpol
R/W
0
Clock Polarity
Sets the idle state for the SCK clock pin after a character transaction.
0: SCK idles low (0) after character transmission or reception.
1: SCK idles high (1) after character transmission or reception.
2
wor
R/W
0
Wired OR (Open Drain) Enable
Set to enable wired OR for the SPIMSS signal pins (SPI1_SCK, SPI1_SS0, SPI1_MOSI,
SPI1_MISO).
0: Wired OR configuration disabled.
1: Wired OR configuration enabled.
1
mmen
R/W
0
SPI Master Mode Enable
Set this field to enable master mode for SPI1.
0: SPI set to slave mode operation
1: SPI set to master mode operation
0
enable
R/W
0
SPI1/I
2
S Enable
Set this field to enable operation of the SPIMSS as configured, either for SPI1 or
I
2
S. If the Transmit FIFO contains data, the data is considered valid and is
transmitted. If data is in the Receive FIFO, the data is considered valid and is used
as received data.
0: Disable SPI1 and I
2
S.
1: Enable SPI1 or I
2
S, if configured.
Note: This bit should be set to 1 only after the SPIMSS is configured for operation
as either SPI or I
2
S. Setting this bit to 0 does not reset or change any configuration
of the SPI or I
2
S and does not affect any data in the Transmit or Receive FIFOs.
Note: Clear the Transmit and Receive FIFOs, if desired, prior to setting this field to 1
by writing 1 to
.rx_fifo_clr respectively.
Table 14-8: SPIMSS Interrupt Flag Register
SPIMSS Interrupt Flag Register
SPIMSS_INT_FL
[0x0008]
Bits
Name
Access
Reset
Description
31:8
-
R/W
0
Reserved for Future Use
Do not modify this field.
7
irq
R/W1C
0
SPIMSS Interrupt Request Flag
This bit is set by hardware when an SPIMSS interrupt request is pending. Write 1
to clear.
0: No SPIMSS interrupt request is pending
1: An SPIMSS interrupt request is pending
Note: This field cannot be cleared unless all interrupt flags in this register are
cleared.
6
tovr
R/W1C
0
Transmit Overrun Flag
This bit is set by hardware when a transmit FIFO overrun has occurred. Write 1 to
clear.
0: No SPI interrupt request is pending
1: An SPI interrupt request is pending
Содержание MAX32660
Страница 4: ...MAX32660 User Guide Maxim Integrated Page 4 of 195 8 UART 84 9 Real Time Clock RTC 96 10 Timers 105...
Страница 7: ...MAX32660 User Guide Maxim Integrated Page 7 of 195 15 Trademarks 195 16 Revision History 195...
Страница 14: ...MAX32660 User Guide Maxim Integrated Page 14 of 195 Figure 2 1 MAX32660 High Level Block Diagram...