![Maxim Integrated MAX32660 Скачать руководство пользователя страница 130](http://html1.mh-extra.com/html/maxim-integrated/max32660/max32660_user-manual_1744484130.webp)
MAX32660 User Guide
Maxim Integrated
Page 130 of 195
Watchdog Timer 0 Control Register
WDT0_CTRL
0x0000 [0x00]
Bits
Name
Access
Reset
Description
7:4
rst_period
R/W
0
Reset Period
Sets the number of PCLK cycles until a system reset occurs if the watchdog timer is
not reset.
0xF:
2
16
× 𝑡
𝑃𝐶𝐿𝐾
0xE:
2
17
× 𝑡
𝑃𝐶𝐿𝐾
0xD:
2
18
× 𝑡
𝑃𝐶𝐿𝐾
0xC:
2
19
× 𝑡
𝑃𝐶𝐿𝐾
0xB:
2
20
× 𝑡
𝑃𝐶𝐿𝐾
0xA:
2
21
× 𝑡
𝑃𝐶𝐿𝐾
0x9:
2
22
× 𝑡
𝑃𝐶𝐿𝐾
0x8:
2
23
× 𝑡
𝑃𝐶𝐿𝐾
0x7:
2
24
× 𝑡
𝑃𝐶𝐿𝐾
0x6:
2
25
× 𝑡
𝑃𝐶𝐿𝐾
0x5:
2
26
× 𝑡
𝑃𝐶𝐿𝐾
0x4:
2
27
× 𝑡
𝑃𝐶𝐿𝐾
0x3:
2
28
× 𝑡
𝑃𝐶𝐿𝐾
0x2:
2
29
× 𝑡
𝑃𝐶𝐿𝐾
0x1:
2
30
× 𝑡
𝑃𝐶𝐿𝐾
0x0:
2
31
× 𝑡
𝑃𝐶𝐿𝐾
3:0
int_period
R/W
0
Interrupt Period
Sets the number of PCLK cycles until a watchdog timer interrupt is generated.
0xF:
2
16
× 𝑡
𝑃𝐶𝐿𝐾
0xE:
2
17
× 𝑡
𝑃𝐶𝐿𝐾
0xD:
2
18
× 𝑡
𝑃𝐶𝐿𝐾
0xC:
2
19
× 𝑡
𝑃𝐶𝐿𝐾
0xB:
2
20
× 𝑡
𝑃𝐶𝐿𝐾
0xA:
2
21
× 𝑡
𝑃𝐶𝐿𝐾
0x9:
2
22
× 𝑡
𝑃𝐶𝐿𝐾
0x8:
2
23
× 𝑡
𝑃𝐶𝐿𝐾
0x7:
2
24
× 𝑡
𝑃𝐶𝐿𝐾
0x6:
2
25
× 𝑡
𝑃𝐶𝐿𝐾
0x5:
2
26
× 𝑡
𝑃𝐶𝐿𝐾
0x4:
2
27
× 𝑡
𝑃𝐶𝐿𝐾
0x3:
2
28
× 𝑡
𝑃𝐶𝐿𝐾
0x2:
2
29
× 𝑡
𝑃𝐶𝐿𝐾
0x1:
2
30
× 𝑡
𝑃𝐶𝐿𝐾
0x0:
2
31
× 𝑡
𝑃𝐶𝐿𝐾
Table 11-4: Watchdog Timer Reset Register
Watchdog Timer 0 Reset Register
WDT0_RST
0x0004 [0x04]
Bits
Name
Access
Reset
Description
31:8
-
RO
0
Reserved for Future Use
Do not modify this field.
7:0
wdt_rst
R/W
0
Reset Register
Writing the watchdog counter reset sequence to this register resets the
watchdog counter. The following is the required reset sequence to reset the
watchdog and prevent a watchdog timer interrupt or watchdog system reset.
•
Write
: 0x0000 00A5
•
Write
: 0x0000 005A
Содержание MAX32660
Страница 4: ...MAX32660 User Guide Maxim Integrated Page 4 of 195 8 UART 84 9 Real Time Clock RTC 96 10 Timers 105...
Страница 7: ...MAX32660 User Guide Maxim Integrated Page 7 of 195 15 Trademarks 195 16 Revision History 195...
Страница 14: ...MAX32660 User Guide Maxim Integrated Page 14 of 195 Figure 2 1 MAX32660 High Level Block Diagram...