4/29/2020
Godson 3A1000 Processor User Manual
43
Godson 3A1000 Processor User Manual Part 1
CONF_CTL_26 [63: 0] Offset: 0x1a0 DDR2 667: 0x0000000000000000
ECC_U_DATA [63:32] 63:32
0x0
0x0-0x1fffffff
f
Record data information when 2bit ECC error occurs (read only)
ECC_U_DATA [31: 0]
31: 0
0x0
0x0-0x1fffffff
f
Record data information when 2bit ECC error occurs (read only)
CONF_CTL_27 [63: 0] Offset: 0x1b0 DDR2 667: 0x0000000000000000
CKE_DELAY
2: 0
0x0
0x0-0x7
CKE effective delay.
Note: Used to control the response of the internal srefresh_enter command
Time, invalid for Godson No. 3.
CONF_CTL_29 [63: 0] Offset: 0x1d0 DDR2 667: 0x0103070400000101
TDFI_PHY_WRLAT_B
ASE
59:56
0x0
0x0-0xf
Set the delay required to write data in DDR PHY. For the dragon
The value of core 3 should be 2
TDFI_PHY_WRLAT
51:48
0x0
0x0-0xf
Used to display the actual interval from write command to write data issue
Number of cycles (read only)
TDFI_PHY_RDLAT
44:40
0x0
0x0-0xf sets the number of cycles between the read command and the read data return interval
TDFI_CTRLUPD_MIN 35:32
0x4
0x0-0xf Save DFI Tctrlup_min time parameter (read only)
DRAM_CLK_DISABLE 19:16
0x0
0x0-0xf
Set whether to output DRAM clock signal, each bit corresponds to a chip
选
信号。
Choice signal. 0: output clock signal; 1: disable output clock signal
number.
ODT_ALT_EN
8: 8
0x0
0x0-0x1
Whether to support the ODT signal when CAS = 3.
Note: For Godson No. 3, invalid
DRIVE_DQ_DQS
0: 0
0x0
0x0-0x1 Set whether to drive the data bus when the controller is idle
CONF_CTL_30 [63: 0] Offset: 0x1e0 DDR2 667: 0x0c2d0c2d0c2d0205
TDFI_PHYUPD_TYPE
0
61:48
0x0000 0x0-0x3fff This value is equal to TREF (read only)
TDFI_PHYUPD_RESP 45:32
0x0000 0x0-0x3fff This value is equal to TREF (read only)
TDFI_CTRLUPD_MAX 29:16
0x0000 0x0-0x3fff This value is equal to TREF (read only)
TDFI_RDDATA_EN_B
ASE
12: 8
0x00
0x0-0x1f
Basic time from DDR PHY internal read command to read return
between. For Godson 3 this value is 2
TDFI_RDDATA_EN
4: 0
0x00
0x0-0x1f
Used to display the actual week from when the read command is issued to when the read data is returned
Period
CONF_CTL_31 [63: 0] Offset: 0x1f0 DDR2 667: 0x0020008000000000
DLL_CTRL_REG_0_0 63:32
0x00000 0x0-0xffffffff 0th data group (DQ7-DQ0) DLL control signal
41
Page 54
Godson 3A1000 Processor User Manual Part 1
24: Control the enable signal of internal DLL, when it is 0, the DLL has
effect
23:16: Control the phase between write data (DQ) and DQS
Relationship, each value is expressed as (1 / precision) * 360. In Godson 3
In the number, this value is generally 1/4, which is 8'h20
7: 0: Control the accuracy of the internal DLL. In Godson 3, this
The value is generally 8'h80
DFT_CTRL_REG
7: 0
0x00
0x0-0xff test enable signal, 0x0 is normal working mode