
4/29/2020
Godson 3A1000 Processor User Manual
69
CONF_CTL_170 [63: 0] Offset: 0xaa0 DDR2 667: 0x0000ffff00000010
RDLVL_MIDPOINT_D
ELAY_0
63:48
0x0
0x0-0xffff
When the Hardware read leveling module is enabled, it is equal to
of rdlvl_begin_delay_0 and rdlvl_end_delay_0
Interval, otherwise, equal to rdlvl_delay_0 (read only)
RDLVL_MAX_DELAY 47:32
0x0
0x0-0xffff Read Leveling Maximum number of delay lines
RDLVL_GATE_REFR
ESH_INTERVAL
31:16
0x0
0x0-0xffff
Maximum number of refresh commands between two automatic Gate Training
(Should be set to 0)
RDLVL_GATE_MAX_
DELAY
15: 0
0x0
0x0-0xffff Maximum number of sampling delay lines
CONF_CTL_171 [63: 0] Offset: 0xab0 DDR2 667: 0x0000000000000000
RDLVL_MIDPOINT_D
ELAY_4
63:48
0x0
0x0-0xffff
When the Hardware read leveling module is enabled, it is equal to
of rdlvl_begin_delay_4 and rdlvl_end_delay_4
Interval, otherwise, equal to rdlvl_delay_4 (read only)
RDLVL_MIDPOINT_D
ELAY_3
47:32
0x0
0x0-0xffff
When the Hardware read leveling module is enabled, it is equal to
of rdlvl_begin_delay_3 and rdlvl_end_delay_3
Interval, otherwise, equal to rdlvl_delay_3 (read only)
RDLVL_MIDPOINT_D
ELAY_2
31:16
0x0
0x0-0xffff
When the Hardware read leveling module is enabled, it is equal to
of rdlvl_begin_delay_2 and rdlvl_end_delay_2
Interval, otherwise, equal to rdlvl_delay_2 (read only)
RDLVL_MIDPOINT_D
ELAY_1
15: 0
0x0
0x0-0xffff
When the Hardware read leveling module is enabled, it is equal to
of rdlvl_begin_delay_1 and rdlvl_end_delay_1
Interval, otherwise, equal to rdlvl_delay_1 (read only)
CONF_CTL_172 [63: 0] Offset: 0xac0 DDR2 667: 0x0000000000000000
RDLVL_MIDPOINT_D 63:48
0x0
0x0-0xffff When the Hardware read leveling module is enabled, equal to
73
Page 86
Godson 3A1000 Processor User Manual Part 1
ELAY_8
of rdlvl_begin_delay_8 and rdlvl_end_delay_8
Interval, otherwise, equal to rdlvl_delay_8 (read only)
RDLVL_MIDPOINT_D
ELAY_7
47:32
0x0
0x0-0xffff
When the Hardware read leveling module is enabled, it is equal to
of rdlvl_begin_delay_7 and rdlvl_end_delay_7
Interval, otherwise, equal to rdlvl_delay_7 (read only)
RDLVL_MIDPOINT_D
ELAY_6
31:16
0x0
0x0-0xffff
When the Hardware read leveling module is enabled, it is equal to
of rdlvl_begin_delay_6 and rdlvl_end_delay_6
Interval, otherwise, equal to rdlvl_delay_6 (read only)
RDLVL_MIDPOINT_D
ELAY_5
15: 0
0x0
0x0-0xffff
When the Hardware read leveling module is enabled, it is equal to
of rdlvl_begin_delay_5 and rdlvl_end_delay_5
Interval, otherwise, equal to rdlvl_delay_5 (read only)
CONF_CTL_173 [63: 0] Offset: 0xad0 DDR2 667: 0x0000000000000000
RDLVL_OFFSET_DEL
AY_3
63:48
0x0
0x0-0xffff The offset to the midpoint of Read Leveling in the third data group
RDLVL_OFFSET_DEL
AY_2
47:32
0x0
0x0-0xffff 2nd data set, offset to the midpoint of Read Leveling
RDLVL_OFFSET_DEL
AY_1
31:16
0x0
0x0-0xffff The offset to the midpoint of Read Leveling in the first data group
RDLVL_OFFSET_DEL
AY_0
15: 0
0x0
0x0-0xffff Offset to the midpoint of Read Leveling in the 0th data group
CONF_CTL_174 [63: 0] Offset: 0xae0 DDR2 667: 0x0000000000000000