
4/29/2020
Godson 3A1000 Processor User Manual
51
Page 63
Godson 3A1000 Processor User Manual Part 1
CONF_CTL_49 [63: 0] Offset: 0x310 DDR2 667: 0xf3002947f3002947
PHY_CTRL_REG_0_8 63:32
0x00000 0x0-0xffffffff
Data group 8 delay control.
28: Whether to use deburring circuit for reading DQS, refer to gate
Whether the signal is delayed by PAD_feedback
27: Use read FIFO effective signal to automatically control read data return
Sampling (1), or use fixed time sampling in 26:24 (0)
26:24: Reading data returns to the timing of sampling completion, from the internal clock
The sampling delay of the domain.
21: In Read Leveling mode, sample the data bus
Level
20: The level of the effective data control signal, which is 0 in Godson 3
19: Whether to delay writing data by another cycle
18: Whether reading DQS sampling is 1/4 cycle ahead (with clk_wr
Synchronize)
17: Does the write data / DQS delay increase the half-cycle delay
16: Whether CAS delay is half cycle
15:12: Effective start time for writing DQS, for DDR3
It should be opened one cycle earlier than DDR2 to provide particle requirements
Preamble DQS
11: 8: The effective end time for writing DQS
6: 4: Start time when writing data is valid
2: 0: End time when writing data is valid
PHY_CTRL_REG_0_7 31: 0
0x0000 0x0-0xffffffff
7th data group delay control.
28: Whether to use deburring circuit for reading DQS, refer to gate
Whether the signal is delayed by PAD_feedback
27: Use read FIFO effective signal to automatically control read data return
Sampling (1), or use fixed time sampling in 26:24 (0)
26:24: Reading data returns to the timing of sampling completion, from the internal clock
The sampling delay of the domain.
21: In Read Leveling mode, sample the data bus
Level
20: The level of the effective data control signal, which is 0 in Godson 3
19: Whether to delay writing data by another cycle
18: Whether reading DQS sampling is 1/4 cycle ahead (with clk_wr
51
Page 64
Godson 3A1000 Processor User Manual Part 1
Synchronize)
17: Does the write data / DQS delay increase the half-cycle delay
16: Whether CAS delay is half cycle
15:12: Effective start time for writing DQS, for DDR3
It should be opened one cycle earlier than DDR2 to provide particle requirements
Preamble DQS