4/29/2020
Godson 3A1000 Processor User Manual
83
Offset: 0x94
Reset value: 0x00000000
Name: HT Bus Interrupt Vector Register [191: 160]
Bit field
Bit field name
Bit width reset value Visit description
31: 0
Interrupt_case
[191: 160]
32
0x0
R / W HT bus interrupt vector register [191: 160],
Corresponding to interrupt line 2 / HT HI Corresponding to interrupt line 6
Offset: 0x98
Reset value: 0x00000000
Name: HT Bus Interrupt Vector Register [223: 192]
90
Page 103
Godson 3A1000 Processor User Manual Part 1
Bit field
Bit field name
Bit width reset value Visit description
31: 0
Interrupt_case
[223: 192]
32
0x0
R / W HT bus interrupt vector register [223: 192],
Corresponding to interrupt line 3 / HT HI Corresponding to interrupt line 7
Offset: 0x9c
Reset value: 0x00000000
Name: HT Bus Interrupt Vector Register [255: 224]
Bit field
Bit field name
Bit width reset value Visit description
31: 0
Interrupt_case
[255: 224]
32
0x0
R / W HT bus interrupt vector register [255: 224],
Corresponding to interrupt line 3 / HT HI Corresponding to interrupt line 7
9.5.9
Interrupt enable register
A total of 256 interrupt enable registers correspond to the interrupt vector registers. Set 1 to enable the corresponding interrupt, set 0 to
Interrupt masking.
Offset: 0xa0
Reset value: 0x00000000
Name: HT Bus Interrupt Enable Register [31: 0]
Bit field
Bit field name
Bit width reset value Visit description
31: 0
Interrupt_mask
[31: 0]
32
0x0
R / W HT bus interrupt enable register [31: 0],
Corresponding to interrupt line 0 / HT HI Corresponding to interrupt line 4
Offset: 0xa4
Reset value: 0x00000000
Name: HT Bus Interrupt Enable Register [63:32]
Bit field
Bit field name
Bit width reset value Visit description
31: 0
Interrupt_mask
[63:32]
32
0x0
R / W HT bus interrupt enable register [63:32],
Corresponding to interrupt line 0 / HT HI Corresponding to interrupt line 4
Offset: 0xa8
Reset value: 0x00000000
Name: HT Bus Interrupt Enable Register [95:64]
Bit field
Bit field name
Bit width reset value Visit description
31: 0
Interrupt_mask
[95:64]
32
0x0
R / W HT bus interrupt enable register [95:64],
Corresponding to interrupt line 1 / HT HI Corresponding to interrupt line 5
Offset: 0xac
Reset value: 0x00000000
Name: HT Bus Interrupt Enable Register [127: 96]
Bit field
Bit field name
Bit width reset value Visit description
31: 0
Interrupt_mask
[127: 96]
32
0x0
R / W HT bus interrupt enable register [127: 96],
Corresponding to interrupt line 1 / HT HI Corresponding to interrupt line 5
Offset: 0xb0
Reset value: 0x00000000
91