
4/29/2020
Godson 3A1000 Processor User Manual
46
DLL_CTRL_REG_1_4 31: 0
0x0000 0x0-0xffffffff
15: 8: When the read data returns, the phase of DQSn is delayed. 5: 0:
DLL test control signal, normally 8'h0
CONF_CTL_39 [63: 0] Offset: 0x270 DDR2 667: 0x00001e0000001e00
DLL_CTRL_REG_1_7 63:32
0x0000 0x0-0xffffffff
7th data group DLL control signal
15: 8: When the read data returns, the phase of DQSn is delayed. 5: 0:
44
Page 57
Godson 3A1000 Processor User Manual Part 1
DLL test control signal, normally 8'h0.
DLL_CTRL_REG_1_6 31: 0
0x0000 0x0-0xffffffff
6th data group DLL control signal
15: 8: When the read data returns, the phase of DQSn is delayed.
5: 0: DLL test control signal, normally 8'h0
CONF_CTL_40 [63: 0] Offset: 0x280 DDR2 667: 0x0000000000001e00
DLL_OBS_REG_0_0 33:32
0x0
0x0-0x3 DLL output of data group 0 in test mode (read only)
DLL_CTRL_REG_1_8 31: 0
0x00000 0x0-0xffffffff
8th data group DLL control signal
15: 8: When the read data returns, the phase of DQSn is delayed.
5: 0: DLL test control signal, normally 8'h0
CONF_CTL_41 [63: 0] Offset: 0x290 DDR2 667: 0x0000000000000000
DLL_OBS_REG_0_2 33:32
0x0
0x0-0x3 DLL output of the second data group in test mode (read only)
DLL_OBS_REG_0_1
1: 0
0x0
0x0-0x3 DLL output of the first data group in test mode (read only)
CONF_CTL_42 [63: 0] Offset: 0x2a0 DDR2 667: 0x0x0000000000000000
DLL_OBS_REG_0_4 33:32
0x0
0x0-0x3 DLL output of the 4th data group in test mode (read only)
DLL_OBS_REG_0_3
1: 0
0x0
0x0-0x3 DLL output of the 3rd data group in test mode (read only)
CONF_CTL_43 [63: 0] Offset: 0x2b0 DDR2 667: 0x0x0000000000000000
DLL_OBS_REG_0_6 33:32
0x0
0x0-0x3 DLL output of the 6th data group in test mode (read only)
DLL_OBS_REG_0_5
1: 0
0x0
0x0-0x3 DLL output of the 5th data group in test mode (read only)
CONF_CTL_44 [63: 0] Offset: 0x2c0 DDR2 667: 0x0000000000000000
DLL_OBS_REG_0_8 33:32
0x0
0x0-0x3 8th data group DLL output in test mode (read only)
DLL_OBS_REG_0_7
1: 0
0x0
0x0-0x3 DLL output of the 7th data group in test mode (read only)
CONF_CTL_45 [63: 0] Offset: 0x2d0 DDR2 667: 0xf30029470000019d
PHY_CTRL_REG_0_0 63:32
0x00000 0x0-0xffffffff
Data group 0 delay control.
28: Whether to use deburring circuit for reading DQS, refer to gate
Whether the signal is delayed by PAD_feedback
27: Use read FIFO effective signal to automatically control read data return
Sampling (1), or use fixed time sampling in 26:24 (0)
26:24: Reading data returns to the timing of sampling completion, from the internal clock
The sampling delay of the domain.
21: In Read Leveling mode, sample the data bus
Level
20: The level of the effective data control signal, which is 0 in Godson 3
19: Whether to delay writing data by another cycle
45