ECP5 and ECP5-5G High-Speed I/O Interface
Technical Note
© 2014-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
84
FPGA-TN-02035-1.3
Revision History
Revision 1.3, October 2020
Section
Change Summary
All
Minor editorial changes.
High-Speed DDR Interface
Details
Removed bullet information related to GR_PCLK pins in
section.
Revision 1.2, May 2019
Section
Change Summary
All
Changed document number from TN1265 to FPGA-TN02035.
Updated document template.
Added Disclaimers section.
Minor editorial changes.
Using Clarity Designer to Build
and Plan High Speed DDR
Interfaces
In the Configuring SDR Modules section, deleted footnote 2 from Table 7.1.
High-Speed DDR Interface
Details
Changed speed to 250 MHz for GDDRX1_RX.SCLK.Centered.
Changed speed to 400 MHz for GDDRX2_RX.ECLK.Centered.
Changed speed to 400 MHz for GDDRX2_RX.ECLK.Aligned.
Changed speed to 400 MHz for GDDRX2_RX.MIPI.
Corrected references to the Timing Analysis for High Speed DDR Interfaces section.
Changed LPDDR2 and LPDDR3 Clock values in Table 8.17.
Revision 1.1, November 2015
Section
Change Summary
All
Added support for ECP5-5G.
Changed document title to ECP5 and ECP5-5G High-Speed I/O Interface.
General
Updated the following figures:
Figure 4, GDDRX1_RX.SCLK.Centered Interface (Static Delay)
Figure 5, GDDRX1_RX.SCLK.Centered Interface (Dynamic Data Delay)
Figure 6, GDDRX1_RX.SCLK.Aligned Interface (Static Delay)
Figure 7, GDDRX1_RX.SCLK.Aligned Interface (Dynamic Data/Clock Delay)
Figure 8, GDDRX2_RX.ECLK.Centered Interface (Static Delay)
Figure 9, GDDRX2_RX.ECLK.Centered Interface (Dynamic Data Delay)
Figure 10, GDDRX2_RX.ECLK.Aligned Interface (Static Delay)
Figure 11, GDDRX2_RX.ECLK.Aligned Interface (Dynamic Data/Clock Delay)
Figure 12, GDDRX2_RX.MIPI
Figure 13, GDDRX71_RX.ECLK Interface
Figure 15, GDDRX1_TX.SCLK.Centered Interface
Figure 16, GDDRX2_TX.ECLK.Aligned Interface
Figure 17, GDDRX2_TX.ECLK.Centered Interface
Figure 18, GDDRX71_TX.ECLK.Centered Interface
Figure 31, DDR2, DDR3/DDR3L, LPDDR2, and LPDDR3 Read Side Implementation
Figure 39, SDR Option Selected in the Catalog tab of Clarity Designer
Figure 41, DDR_Generic Option Selected in the Catalog tab of Clarity Designer
Figure 44, Option Selected in the Catalog tab of Clarity Designer
Figure 46, DDR_MEM Option Selected in the Catalog tab of Clarity Designer
Technical Support Assistance
Updated Technical Support information.