ECP5 and ECP5-5G High-Speed I/O Interface
Technical Note
© 2014-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
56
FPGA-TN-02035-1.3
User Interface Option
Description
Values
Default
Actual Clock Frequency
Displays the achieved PLL output clock
frequency
Actual PLL output Frequency
achieved based on interface
requirement
—
CLKI Input Buffer Type
The I/O Standard for the PLL Reference
Clock
List of Legal Input Standards,
None (if coming from fabric)
LVCMOS25
Enable MIPI Filter Soft IP
for Low Speed Data
Generates the MIPI Filter soft IP in
module for Interface = Receiver MIPI
Enable, Disable
Disable
shows how the interfaces are selected by Clarity Designer based on the selections made in the
Pre-Configuration tab.
Table 7.4. Clarity Designer DDR_Generic Interface Selection
Interface Type
Gearing Ratio
Alignment
Default Interface
Receive
2:1
Edge-to-Edge
GDDRX1_RX.SCLK.Aligned
Receive
2:1
Centered
GDDRX1_RX.SCLK.Centered
Receive
4:1
Edge-to-Edge
GDDRX2_RX.ECLK.Aligned
Receive
4:1
Centered
GDDRX2_RX.ECLK.Centered
Receive MIPI
4:1
Centered
GDDRX2_RX.ECLK.MIPI
Transmit
2:1
Edge-to-Edge
GDDRX1_TX.SCLK.Aligned
Transmit
2:1
Centered
GDDRX1_TX.SCLK.Centered
Transmit
4:1
Edge-to-Edge
GDDRX2_TX.ECLK.Aligned
Transmit
4:1
Centered
GDDRX2_TX.ECLK.Centered
Refer to the
High-Speed DDR Interface Details
section to see implementation details for each of these interfaces.