IDT Configuration Registers
PES12T3G2 User Manual
8 - 3
January 28, 2013
Notes
Upstream Port (Port 0)
Cfg.
Offset Size
Register
Mnemonic
Register Definition
0x000
Word
P0_VID
VID - Vendor Identification Register (0x000) on page 8-10
0x002
Word
P0_DID
DID - Device Identification Register (0x002) on page 8-10
0x004
Word
P0_PCICMD
PCICMD - PCI Command Register (0x004) on page 8-10
0x006
Word
P0_PCISTS
PCISTS - PCI Status Register (0x006) on page 8-11
0x008
Byte
P0_RID
RID - Revision Identification Register (0x008) on page 8-12
0x009
3 Bytes
P0_CCODE
CCODE - Class Code Register (0x009) on page 8-12
0x00C
Byte
P0_CLS
CLS - Cache Line Size Register (0x00C) on page 8-12
0x00D
Byte
P0_PLTIMER
PLTIMER - Primary Latency Timer (0x00D) on page 8-12
0x00E
Byte
P0_HDR
HDR - Header Type Register (0x00E) on page 8-13
0x00F
Byte
P0_BIST
BIST - Built-in Self Test Register (0x00F) on page 8-13
0x010
DWord
P0_BAR0
BAR0 - Base Address Register 0 (0x010) on page 8-13
0x014
DWord
P0_BAR1
BAR1 - Base Address Register 1 (0x014) on page 8-13
0x018
Byte
P0_PBUSN
PBUSN - Primary Bus Number Register (0x018) on page 8-13
0x019
Byte
P0_SBUSN
SBUSN - Secondary Bus Number Register (0x019) on page 8-13
0x01A
Byte
P0_SUBUSN
SUBUSN - Subordinate Bus Number Register (0x01A) on page 8-14
0x01B
Byte
P0_SLTIMER
SLTIMER - Secondary Latency Timer Register (0x01B) on page 8-14
0x01C
Byte
P0_IOBASE
IOBASE - I/O Base Register (0x01C) on page 8-14
0x01D
Byte
P0_IOLIMIT
IOLIMIT - I/O Limit Register (0x01D) on page 8-14
0x01E
Word
P0_SECSTS
SECSTS - Secondary Status Register (0x01E) on page 8-15
0x020
Word
P0_MBASE
MBASE - Memory Base Register (0x020) on page 8-15
0x022
Word
P0_MLIMIT
MLIMIT - Memory Limit Register (0x022) on page 8-15
0x024
Word
P0_PMBASE
PMBASE - Prefetchable Memory Base Register (0x024) on page 8-16
0x026
Word
P0_PMLIMIT
PMLIMIT - Prefetchable Memory Limit Register (0x026) on page 8-16
0x028
DWord
P0_PMBASEU
PMBASEU - Prefetchable Memory Base Upper Register (0x028) on
page 8-16
0x02C
DWord
P0_PMLIMITU
PMLIMITU - Prefetchable Memory Limit Upper Register (0x02C) on
page 8-17
0x030
Word
P0_IOBASEU
IOBASEU - I/O Base Upper Register (0x030) on page 8-17
0x032
Word
P0_IOLIMITU
IOLIMITU - I/O Limit Upper Register (0x032) on page 8-17
0x034
Byte
P0_CAPPTR
CAPPTR - Capabilities Pointer Register (0x034) on page 8-17
0x038
DWord
P0_EROMBASE
EROMBASE - Expansion ROM Base Address Register (0x038) on
page 8-17
0x03C
Byte
P0_INTRLINE
INTRLINE - Interrupt Line Register (0x03C) on page 8-18
0x03D
Byte
P0_INTRPIN
INTRPIN - Interrupt PIN Register (0x03D) on page 8-18
0x03E
Word
P0_BCTL
BCTL - Bridge Control Register (0x03E) on page 8-18
Table 8.2 Upstream Port 0 Configuration Space Registers (Part 1 of 4)
Содержание 89HPES12T3G2
Страница 10: ...IDT Table of Contents PES12T3G2 User Manual iv January 28 2013 Notes...
Страница 12: ...IDT List of Tables PES12T3G2 User Manual vi January 28 2013 Notes...
Страница 14: ...IDT List of Figures PES12T3G2 User Manual viii January 28 2013 Notes...
Страница 18: ...IDT Register List PES12T3G2 User Manual xii January 28 2013 Notes...
Страница 46: ...IDT Link Operation PES12T3G2 User Manual 3 10 January 28 2013 Notes...
Страница 66: ...IDT SMBus Interfaces PES12T3G2 User Manual 5 18 January 28 2013 Notes...
Страница 70: ...IDT Power Management PES12T3G2 User Manual 6 4 January 28 2013 Notes...
Страница 138: ...IDT Configuration Registers PES12T3G2 User Manual 8 62 January 28 2013 Notes...