User’s Manual
IBM PowerPC 750GX and 750GL RISC Microprocessor
Index
Page 372 of 377
750gx_umIX.fm.(1.2)
March 27, 2006
integer
byte reverse instructions
,
floating-point move
,
floating-point store
,
integer load
integer multiple
integer store
,
memory synchronization
,
string instructions
,
memory control instructions
memory synchronization instructions
processor control instructions
,
reserved instructions
,
rfi
,
stwcx.
support for lwarx/stwcx.
sync
system linkage instructions
,
tlbie
tlbsync
trap instructions
,
Integer arithmetic instructions
Integer compare instructions
Integer load instructions
Integer logical instructions
,
Integer rotate/shift instructions
,
Integer store gathering
,
Integer store instructions
,
Integer unit execution timing
,
Interrupt, external
,
ISI exception
isync, instruction synchronization
ITLB organization
,
Kill block operation
L
L2CR (L2 cache control register)
,
Latency
load/store instructions
,
Latency, definition
,
Load/store
address generation
,
byte reverse instructions
,
execution timing
,
floating-point load instructions
,
floating-point move instructions
floating-point store instructions
integer load instructions
,
integer store instructions
latency, load/store instructions
,
load/store multiple instructions
,
string instructions
Logical address translation
LR (link register)
,
lwarx/stwcx. support
,
M
Machine check exception
MCP (machine check interrupt) signal
MEI protocol
hardware considerations
,
read operations
,
state transitions
Memory accesses
Memory coherency bit (M bit)
cache interactions
,
timing considerations
,
Memory control instructions
description
Memory management unit
address translation flow
,
address translation mechanisms
block address translation
block diagrams
32-bit implementations
DMMU
IMMU
exceptions summary
,
features summary
,
implementation-specific features
instructions and registers
,
memory protection
,
overview
page address translation
,
page history status
real addressing mode
,
segment model
Memory synchronization instructions
,
Misaligned data transfer
,
Misalignment
misaligned accesses
MMCRn (monitor mode control registers)
,
MSR (machine state register)
FE0/FE1 bits
IP bit
,
PM bit
RI bit
settings due to exception
Multiple-precision shifts
,
N
No-DRTRY mode
Содержание PowerPC 750GX
Страница 1: ...IBM PowerPC 750GX and 750GL RISC Micro processor User s Manual Version 1 2 March 27 2006 Title Page...
Страница 12: ...User s Manual IBM PowerPC 750GX and 750GL RISC Microprocessor Page 12 of 377 750gx_umTOC fm 1 2 March 27 2006...
Страница 178: ...User s Manual IBM PowerPC 750GX and GL RISC Microprocessor Exceptions Page 178 of 377 gx_04 fm 1 2 March 27 2006...
Страница 334: ...User s Manual IBM PowerPC 750GX and 750GL RISC Microprocessor L2 Cache Page 334 of 377 gx_09 fm 1 2 March 27 2006...
Страница 376: ...User s Manual IBM PowerPC 750GX and 750GL RISC Microprocessor Index Page 376 of 377 750gx_umIX fm 1 2 March 27 2006...