User’s Manual
IBM PowerPC 750GX and 750GL RISC Microprocessor
gx_08.fm.(1.2)
March 27, 2006
Bus Interface Operation
Page 305 of 377
Normal termination of a burst transfer occurs when TA is asserted for four bus clock cycles, as shown in
Figure 8-13. The bus clock cycles in which TA is asserted need not be consecutive, thus allowing pacing of
the data-transfer beats. For read bursts to terminate successfully, TEA and DRTRY must remain negated
during the transfer. For write bursts, TEA must remain negated for a successful transfer. DRTRY is ignored
during data writes.
Figure 8-12. Normal Single-Beat Write Termination
Figure 8-13. Normal Burst Transaction
0
1
2
3
TS
qual DBG
DBB
data
ta
drtry
AACK
1
2
3
4
5
6
7
TS
qual DBG
DBB
data
ta
drtry
Содержание PowerPC 750GX
Страница 1: ...IBM PowerPC 750GX and 750GL RISC Micro processor User s Manual Version 1 2 March 27 2006 Title Page...
Страница 12: ...User s Manual IBM PowerPC 750GX and 750GL RISC Microprocessor Page 12 of 377 750gx_umTOC fm 1 2 March 27 2006...
Страница 178: ...User s Manual IBM PowerPC 750GX and GL RISC Microprocessor Exceptions Page 178 of 377 gx_04 fm 1 2 March 27 2006...
Страница 334: ...User s Manual IBM PowerPC 750GX and 750GL RISC Microprocessor L2 Cache Page 334 of 377 gx_09 fm 1 2 March 27 2006...
Страница 376: ...User s Manual IBM PowerPC 750GX and 750GL RISC Microprocessor Index Page 376 of 377 750gx_umIX fm 1 2 March 27 2006...