
Rev. 1.20
30
October 28, 2020
BC45B4523
Bit 0
ParityEn
:
0: No parity bit is inserted or expected (ISO14443B and ISO15693)
1: The parity is inserted in the transmitted data stream at the end of each byte and expected in the
received data stream (ISO14443A)
• CRCPresetMSB Register
This register contains the most significant byte of the 16-bit preset value of the CRC Register.
Address
Bit
7
6
5
4
3
2
1
0
0x23
Name
CRCPresetMSB[7:0]
Type
R/W
Reset Value
0
1
1
0
0
0
1
1
Bit 7~0
CRCPresetMSB[7:0]
: The most significant byte of the CRC preset value
• CRCPresetLSB Register
This register contains the least significant byte of the 16-bit preset value of the CRC Register.
Address
Bit
7
6
5
4
3
2
1
0
0x24
Name
CRCPresetLSB[7:0]
Type
R/W
Reset Value
0
1
1
0
0
0
1
1
Bit 7~0
CRCPresetLSB[7:0]
: The least significant byte of the CRC preset value
• ADCCtrl Register
This register is used to setup the ADC control for field detection and card detection operation.
Address
Bit
7
6
5
4
3
2
1
0
0x25
Name
—
—
ADC_Delay[1:0] FD_MinLvl ADC_FastMode ADC_Rsln Reserved
Type
—
—
R/W
R/W
R/W
R/W
R/W
Reset Value
—
—
1
0
0
0
1
1
Bit 7~6 Unimplemented, read as “0”
Bit 5~4
ADC_Delay[1:0]
: Define ADC delay time
00: 76μs
01: 151μs
10: 227μs
11: 302μs
This bit field is used to define delay time for starting ADC conversion after all related analog circuits
are enabled. Refer to the “RF Amplitude Detector System” section for details.
Bit 3
FD_MinLvl
: Define step size of ADC in Field Detection operation
0: 7 bits – 10.6mV when ADC_Rsln=“0”; 8 bits – 5.3mV when ADC_Rsln=“1”
1: ADC is internally configured to 8 bits with 2.7mV resolution
This bit is used for additional configure of ADC resolution in Field Detection operation. Refer to the “RF
Amplitude Detector System” section for details.
Bit 2
ADC_FastMode
: Define the ADC mechanism and timing for conversion
0: Normal operation
1: Fast operation
If this bit is set to 1, the fast mode will be enabled, in which the conversion time can be reduced,
however the resolution is maintained. The ADC circuit is internally configured to 8-bit resolution when
this bit is set. Refer to the “RF Amplitude Detector System” section for more details.