471
IENR1—Interrupt enable register 1
H'F3
System control
Bit
Initial value
Read/Write
7
IENTA
0
R/W
6
IENS1
0
R/W
4
IEN4
0
R/W
3
IEN3
0
R/W
0
IEN0
0
R/W
2
IEN2
0
R/W
1
IEN1
0
R/W
5
IENWP
0
R/W
IRQ
4
to IRQ
0
interrupt enable
0
Disables IRQ
4
to IRQ
0
interrupt requests
Enables IRQ
4
to IRQ
0
interrupt requests
1
Wakeup interrupt enable
0
Disables WKP
7
to WKP
0
interrupt requests
Enables WKP
7
to WKP
0
interrupt requests
1
Timer A interrupt enable
0
Disables timer A interrupt requests
Enables timer A interrupt requests
1
SCI1 interrupt enable
0
Disables SCI1 interrupt requests
Enables SCI1 interrupt requests
1
Note: IRQ
0
is an internal signal that performs
interfacing to the FLEX™ decoder incorporated
in the chip.
Note: SCI1 is an internal function that performs
interfacing to the FLEX™ decoder
incorporated in the chip.
Содержание H8/3935
Страница 1: ......
Страница 2: ......
Страница 4: ......
Страница 24: ...12 ...
Страница 53: ...41 Notation op Operation field 15 0 8 7 op op Figure 2 10 Block Data Transfer Instruction Code ...
Страница 96: ...84 ...
Страница 142: ...130 ...
Страница 144: ...132 ...
Страница 252: ...240 ...
Страница 326: ...314 ...
Страница 340: ...328 ...
Страница 520: ...508 ...