443
RDR32—Receive data register 32
H'AD
SCI32
Bit
Initial value
Read/Write
7
RDR327
0
R
6
RDR326
0
R
5
RDR325
0
R
4
RDR324
0
R
3
RDR323
0
R
0
RDR320
0
R
2
RDR322
0
R
1
RDR321
0
R
Serial receive data
TMA—Timer mode register A
H'B0
Timer A
Bit
Initial value
Read/Write
7
TMA7
0
R/W
6
TMA6
0
R/W
5
TMA5
0
R/W
0
TMA0
0
R/W
2
TMA2
0
R/W
1
TMA1
0
R/W
Internal clock select
TMA3 TMA2
0
PSS
PSS
PSS
PSS
0
4
—
1
—
Clock output select
*
0
ø/32
ø/16
TMA1
0
1
TMA0
0
0
0
0
0
0
1
0
1
0
0
0
1
PSS
PSS
PSS
PSS
1
0
1
0
0
1
0
0
1
0
1
0
1
1
1
1
PSW
PSW
PSW
PSW
0
0
1
0
1
0
0
1
0
0
1
1
0
1
1
1
PSW and TCA are reset
1
0
1
0
1
1
0
1
1
0
1
1
1
1
1
Prescaler and Divider Ratio
or Overflow Period
ø/8192
ø/4096
ø/2048
ø/512
ø/256
ø/128
ø/32
ø/8
ø
W
/32768
ø
W
/16384
ø
W
/8192
ø
W
/1024
Interval
timer
Time
base
(overflow
period)
Function
0 0
0
0
0 0 1
ø/8
ø/4
1
0
1
1
1 0 0
1 0 1
1 1 0
1
Note:
Values when
bit CWOS = 0
in CWOSR.
When bit
CWOS = 1,
øw is output
regardless of
the value of
bits TMA7 to
TMA5.
*
1 1
ø /32
W
ø /16
W
ø /8
W
ø /4
W
3
TMA3
0
R/W
Содержание H8/3935
Страница 1: ......
Страница 2: ......
Страница 4: ......
Страница 24: ...12 ...
Страница 53: ...41 Notation op Operation field 15 0 8 7 op op Figure 2 10 Block Data Transfer Instruction Code ...
Страница 96: ...84 ...
Страница 142: ...130 ...
Страница 144: ...132 ...
Страница 252: ...240 ...
Страница 326: ...314 ...
Страница 340: ...328 ...
Страница 520: ...508 ...