127
Figure 6-5 shows a PROM write/verify timing diagram.
Write
Input data
Output data
Verify
Address
Data
V
PP
V
PP
t
AS
t
AH
t
DS
t
DH
t
DF
t
OE
t
OES
t
PW
t
OPW
*
t
VPS
t
VCS
t
CES
V
CC
V
CC
CE
PGM
OE
V
CC
+1
V
CC
Note:
*
t
opw
is defined by the value shown in figure 6.4, High-Speed, High-Reliability Programming Flowchart.
Figure 6-5 PROM Write/Verify Timing
Содержание H8/3935
Страница 1: ......
Страница 2: ......
Страница 4: ......
Страница 24: ...12 ...
Страница 53: ...41 Notation op Operation field 15 0 8 7 op op Figure 2 10 Block Data Transfer Instruction Code ...
Страница 96: ...84 ...
Страница 142: ...130 ...
Страница 144: ...132 ...
Страница 252: ...240 ...
Страница 326: ...314 ...
Страница 340: ...328 ...
Страница 520: ...508 ...