2
Table 1-1
Features
Item
Description
CPU
High-speed H8/300L CPU
•
General-register architecture
General registers: Sixteen 8-bit registers (can be used as eight 16-bit
registers)
•
Operating speed
Max. operating speed: 5 MHz
Add/subtract: 0.4 µs (operating at 5 MHz)
Multiply/divide: 2.8 µs (operating at 5 MHz)
Can run on 76.8 kHz or 160 kHz subclock
•
Instruction set compatible with H8/300 CPU
Instruction length of 2 bytes or 4 bytes
Basic arithmetic operations between registers
MOV instruction for data transfer between memory and registers
•
Typical instructions
Multiply (8 bits
×
8 bits)
Divide (16 bits
÷
8 bits)
Bit accumulator
Register-indirect designation of bit position
Interrupts
36 interrupt sources
•
12 external interrupt sources (IRQ4 to IRQ1, WKP7 to WKP0)
•
23 internal interrupt sources
•
1 internal IRQ0 interrupt source (IRQ0)
Clock pulse
generators
Two on-chip clock pulse generators
•
System clock pulse generator: 2 to 10 MHz
•
Subclock pulse generator: 160 kHz, 76.8 kHz
Power-down
modes
Seven power-down modes
•
Sleep (high-speed) mode
•
Sleep (medium-speed) mode
•
Standby mode
•
Watch mode
•
Subsleep mode
•
Subactive mode
•
Active (medium-speed) mode
Содержание H8/3935
Страница 1: ......
Страница 2: ......
Страница 4: ......
Страница 24: ...12 ...
Страница 53: ...41 Notation op Operation field 15 0 8 7 op op Figure 2 10 Block Data Transfer Instruction Code ...
Страница 96: ...84 ...
Страница 142: ...130 ...
Страница 144: ...132 ...
Страница 252: ...240 ...
Страница 326: ...314 ...
Страница 340: ...328 ...
Страница 520: ...508 ...