118
Table 5-5
Setting and Clearing Module Standby Mode by Clock Stop Register
Register Name
Bit Name
Operation
CKSTPR1
TACKSTP
1
Timer A module standby mode is cleared
0
Timer A is set to module standby mode
TCCKSTP
1
Timer C module standby mode is cleared
0
Timer C is set to module standby mode
TFCKSTP
1
Timer F module standby mode is cleared
0
Timer F is set to module standby mode
TGCKSTP
1
Timer G module standby mode is cleared
0
Timer G is set to module standby mode
ADCKSTP
1
A/D converter module standby mode is cleared
0
A/D converter is set to module standby mode
S1CKSTP
1
SCI1 module standby mode is cleared
0
SCI1 is set to module standby mode
S32CKSTP
1
SCI32 module standby mode is cleared
0
SCI32 is set to module standby mode
S31CKSTP
1
SCI31 module standby mode is cleared
0
SCI31 is set to module standby mode
Table 5-5
Setting and Clearing Module Standby Mode by Clock Stop Register (cont)
Register Name
Bit Name
Operation
CKSTPR2
WDCKSTP
1
Watchdog timer module standby mode is cleared
0
Watchdog timer is set to module standby mode
Note:
For details of module operation, see the sections on the individual modules.
Содержание H8/3935
Страница 1: ......
Страница 2: ......
Страница 4: ......
Страница 24: ...12 ...
Страница 53: ...41 Notation op Operation field 15 0 8 7 op op Figure 2 10 Block Data Transfer Instruction Code ...
Страница 96: ...84 ...
Страница 142: ...130 ...
Страница 144: ...132 ...
Страница 252: ...240 ...
Страница 326: ...314 ...
Страница 340: ...328 ...
Страница 520: ...508 ...