GD32VF103 User Manual
8
Software trigger register (DAC_SWT)
......................................................................................... 195
DAC0 12-bit right-aligned data holding register (DAC0_R12DH)
............................................ 196
DAC0 12-bit left-aligned data holding register (DAC0_L12DH)
............................................... 196
DAC0 8-bit right-aligned data holding register (DAC0_R8DH)
................................................ 197
DAC1 12-bit right-aligned data holding register (DAC1_R12DH)
............................................ 197
DAC1 12-bit left-aligned data holding register (DAC1_L12DH)
............................................... 198
DAC1 8-bit right-aligned data holding register (DAC1_R8DH)
................................................ 198
DAC concurrent mode 12-bit right-aligned data holding register (DACC_R12DH)
DAC concurrent mode 12-bit left-aligned data holding register (DACC_L12DH)
DAC concurrent mode 8-bit right-aligned data holding register (DACC_R8DH)
DAC0 data output register (DAC0_DO)
.................................................................................. 200
DAC1 data output register (DAC1_DO)
.................................................................................. 201
...................................................................................... 202
.......................................................................................... 213
RTC interrupt enable register(RTC_INTEN)
............................................................................... 217
RTC prescaler high register (RTC_PSCH)
................................................................................. 218
RTC prescaler low register (RTC_PSCL)
................................................................................... 219
RTC divider high register (RTC_DIVH)
....................................................................................... 219