GD32VF103 User Manual
122
REMAP[1:0]
These bits are set and cleared by software
00: No remap (TIMER2_CH0/PA6,TIMER2_CH1/PA7,TIMER2_CH2/PB0,
TIMER2_CH3/PB1)
01: Not used
10: Partial remap (TIMER2_CH0/PB4,TIMER2_CH1/PB5,TIMER2_CH2/PB0,
TIMER2_CH3/PB1)
11: Full remap (TIMER2_CH0/PC6,TIMER2_CH1/PC7,TIMER2_CH2/PC8,
TIMER2_CH3/PC9)
9:8
TIMER1_REMAP
[1:0]
TIMER1 remapping
These bits are set and cleared by software
00: No remap (TIMER1_CH0-TIMER1_ETI/PA0,TIMER1_CH1/PA1,
TIMER1_CH2/PA2,TIMER1_CH3/PA3)
01: Partial remap (TIMER1_CH0-TIMER1_ETI/PA15,TIMER1_CH1/PB3,
TIMER1_CH2/PA2,TIMER1_CH3/PA3)
10: Partial remap (TIMER1_CH0-TIMER1_ETI/PA0,TIMER1_CH1/PA1,
TIMER1_CH2/PB10,TIMER1_CH3/PB11)
11: Full remap(TIMER1_CH0-TIMER1_ETI/PA15,TIMER1_CH1/PB3,
TIMER1_CH2/PB10,TIMER1_CH3/PB11)
7:6
TIMER0_REMAP
[1:0]
TIMER0 remapping
These bits are set and cleared by software
00: No remap (TIMER0_ETI/PA12, TIMER0_CH0/ PA8, TIMER0_CH1/PA9,
TIMER0_CH2/PA10,TIMER0_CH3/PA11,TIMER0_BKIN/PB12,
TIMER0_CH0_ON/PB13, TIMER0_CH1_ON/PB14, TIMER0_CH2_ON/PB15)
01: Partial remap (TIMER0_ETI/PA12, TIMER0_CH0/ PA8, TIMER0_CH1/PA9,
TIMER0_CH2/PA10,TIMER0_CH3/PA11,
TIMER0_BKIN/PA6,
TIMER0_CH0_ON/PA7, TIMER0_CH1_ON/PB0, TIMER0_CH2_ON/PB1)
10: Not used
11: Full remap (TIMER0_ETI/PE7, TIMER0_CH0/ PE9, TIMER0_CH1/PE11,
TIMER0_CH2/PE13,TIMER0_CH3/PE14,
TIMER0_BKIN/PE15,
TIMER0_CH0_ON/PE8, TIMER0_CH1_ON/PE10, TIMER0_CH2_ON/PE12)
5:4
USART2_REMAP
[1:0]
USART2 remapping
These bits are set and cleared by software
00: No remap (USART2_TX/PB10, USART2_RX /PB11, USART2_CK/PB12,
USART2_CTS/PB13, USART2_RTS/PB14)
01: Partial remap (USART2_TX/PC10, USART2_RX /PC11, USART2_CK/PC12,
USART2_CTS/PB13, USART2_RTS/PB14)
10: Not used
11: Full remap (USART2_TX/PD8, USART2_RX /PD9, USART2_CK/PD10,
USART2_CTS/PD11, USART2_RTS/PD12)
3
USART1_REMAP
USART1 remapping
This bit is set and cleared by software
0:
No
remap
(USART1_CTS/PA0,
USART1_RTS/PA1,USART1_TX/PA2,