261
10.9 UART Interrupt Occurrence and Flag Setting Timing
■
Interrupt Flag Set Timing for Data Recepion in Mode 1
When the last stop bit is detected after data reception/transfer is completed, the ORE, FRE, and
RDRF flags are set to issue an interrupt request to the CPU. Since the length of data items that
can be received is eight bits, the data at the last bit, bit 9, indicates an address or that data is
invalid. If ORE or FRE is active, the SIDR data is invalid.
Figure 10.9-2 ORE, FRE, and RDRF Set Timing (Mode 1)
■
Interrupt Flag Set Timing for Data Reception in Mode 2
When the last data item (D7) is detected after data reception/transfer is completed, the ORE
and RDRF flags are set to issue an interrupt request to the CPU. If ORE is active, the SIDR
data is invalid.
Figure 10.9-3 ORE and RDRF Set Timing (Mode 2)
D7
Stop
ORE, FRE
RDRF
Reception interrupt
Data
Address/
data
D5
D6
D7
ORE
RDRF
Reception interrupt
Data
Содержание MB91F109
Страница 2: ......
Страница 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Страница 4: ......
Страница 10: ...vi ...
Страница 24: ...xx ...
Страница 95: ...71 2 10 Operation Mode MODR writing RSTX reset MD2 1 0 BW1 and BW0 of AMD0 to AMD5 Bus width specification ...
Страница 96: ...72 CHAPTER 2 CPU ...
Страница 224: ...200 CHAPTER 4 BUS INTERFACE ...
Страница 234: ...210 CHAPTER 5 I O PORTS ...
Страница 268: ...244 CHAPTER 9 U TIMER ...
Страница 290: ...266 CHAPTER 10 UART ...
Страница 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Страница 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Страница 392: ...368 CHAPTER 16 FLASH MEMORY ...
Страница 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Страница 448: ...424 APPENDIX E Instructions ...
Страница 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 458: ...434 INDEX ...
Страница 460: ......
Страница 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...