184
CHAPTER 4 BUS INTERFACE
❍
Combination of high-speed page mode and basic bus cycle
Figure 4.17-28 Example 4 of DRAM Interface Timing Chart in High-Speed Page Mode
[Explanation of operation]
•
Even if the CS area switches and another CS area is accessed, RAS remains at "L" in high-
speed page mode.
Q4
Idle
CLK
A24-00
CS4X col.adr
CS2X basic bus
CS2X basic bus
CS4X col.adr
CS4X col.adr
D31-24
D23-16
CS2X
CS4X
RDX
WR0X
CS4:RAS
CS4:CASL
CS4:CASH
CS4:WE
CS4 high-speed page
CS2 basic bus
Q5
BA1
BA2
BA1
BA2
Q4
Q5
Q4
Q5
CS4 high-speed page
Write
Read
Write
Read
Read
Read
Read
Read
Read
Read
Содержание MB91F109
Страница 2: ......
Страница 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Страница 4: ......
Страница 10: ...vi ...
Страница 24: ...xx ...
Страница 95: ...71 2 10 Operation Mode MODR writing RSTX reset MD2 1 0 BW1 and BW0 of AMD0 to AMD5 Bus width specification ...
Страница 96: ...72 CHAPTER 2 CPU ...
Страница 224: ...200 CHAPTER 4 BUS INTERFACE ...
Страница 234: ...210 CHAPTER 5 I O PORTS ...
Страница 268: ...244 CHAPTER 9 U TIMER ...
Страница 290: ...266 CHAPTER 10 UART ...
Страница 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Страница 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Страница 392: ...368 CHAPTER 16 FLASH MEMORY ...
Страница 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Страница 448: ...424 APPENDIX E Instructions ...
Страница 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 458: ...434 INDEX ...
Страница 460: ......
Страница 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...