xiii
Figure 3.15-1
Example of PLL Clock Setting ................................................................................................. 108
Figure 3.15-2
Clock System Reference Diagram .......................................................................................... 109
Figure 4.1-1
Bus Interface Registers ........................................................................................................... 113
Figure 4.1-2
Bus Interface Block Diagram ................................................................................................... 114
Figure 4.2-1
Example of Setting Chip Select Areas ..................................................................................... 115
Figure 4.4-1
Sample Maps of the Chip Select Areas ................................................................................... 120
Figure 4.16-1
Data bus Widths and Control Signals in Usual Bus Interface .................................................. 139
Figure 4.16-2
Data Bus Widths and Control Signals in DRAM Interface ....................................................... 139
Figure 4.16-3
Relationship between Internal Register and External Data Bus for Word Access .................. 141
Figure 4.16-4
Relationship between Internal Register and External Data Bus for Half-Word Access ........... 141
Figure 4.16-5
Relationship between Internal Register and External Data Bus for Byte Access .................... 142
Figure 4.16-6
Relationship between Internal Register and External Data Bus for 16-bit Bus Width ............. 142
Figure 4.16-7
Relationship between Internal Register and External Data Bus for 8-bit Bus Width ............... 143
Figure 4.16-8
External Bus Access for 16-bit Bus Width ............................................................................... 144
Figure 4.16-9
External Bus Access for 8-bit Bus Width ................................................................................. 145
Figure 4.16-10 Example of Connection between MB91F109 and External Devices ....................................... 146
Figure 4.16-11 Relationship between Internal Register and External Data Bus for Word Access .................. 147
Figure 4.16-12 Relationship between Internal Register and External Data Bus for Half-word Access ............ 148
Figure 4.16-13 Relationship between Internal Register and External Data Bus for Byte Access .................... 148
Figure 4.16-14 Relationship between Internal Register and External Data Bus for 16-bit Bus Width ............. 149
Figure 4.16-15 Relationship between Internal Register and External Data Bus for 8-bit Bus Width ............... 149
Figure 4.16-16 Example of Connection between MB91F109 and External Devices (16-Bit Bus Width) ......... 150
Figure 4.16-17 Example of Connection between MB91F109 and External Devices (8-Bit Bus Width) ........... 150
Figure 4.16-18 Example of Connection between MB91F109 and One 8-bit Output DRAM (8-Bit Data Bus) . 156
Figure 4.16-19 Example of Connection between MB91F109 and Two 8-Bit Output DRAMs
(16-Bit Data Bus) ..................................................................................................................... 157
Figure 4.16-20 Example of Connection between MB91F109 and Two 16-Bit Output DRAMs
(16-Bit Data Bus) ..................................................................................................................... 158
Figure 4.17-1
Example of Basic Read Cycle Timing Chart ............................................................................ 162
Figure 4.17-2
Example for Basic Write Cycle Timing .................................................................................... 164
Figure 4.17-3
Example 1 of Read Cycle Timing Chart .................................................................................. 166
Figure 4.17-4
Example 2 of Read Cycle Timing Chart .................................................................................. 166
Figure 4.17-5
Example 3 of Read Cycle Timing Chart .................................................................................. 166
Figure 4.17-6
Example 4 of Read Cycle Timing Chart .................................................................................. 167
Figure 4.17-7
Example 5 of Read Cycle Timing Chart .................................................................................. 167
Figure 4.17-8
Example 1 of Write Cycle Timing Chart ................................................................................... 168
Figure 4.17-9
Example 2 of Write Cycle Timing Chart ................................................................................... 168
Figure 4.17-10 Example 3 of Write Cycle Timing Chart ................................................................................... 168
Figure 4.17-11 Example 4 of Write Cycle Timing Chart ................................................................................... 169
Содержание MB91F109
Страница 2: ......
Страница 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Страница 4: ......
Страница 10: ...vi ...
Страница 24: ...xx ...
Страница 95: ...71 2 10 Operation Mode MODR writing RSTX reset MD2 1 0 BW1 and BW0 of AMD0 to AMD5 Bus width specification ...
Страница 96: ...72 CHAPTER 2 CPU ...
Страница 224: ...200 CHAPTER 4 BUS INTERFACE ...
Страница 234: ...210 CHAPTER 5 I O PORTS ...
Страница 268: ...244 CHAPTER 9 U TIMER ...
Страница 290: ...266 CHAPTER 10 UART ...
Страница 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Страница 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Страница 392: ...368 CHAPTER 16 FLASH MEMORY ...
Страница 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Страница 448: ...424 APPENDIX E Instructions ...
Страница 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 458: ...434 INDEX ...
Страница 460: ......
Страница 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...