189
4.17 Bus Timing
4.17.18 Hyper DRAM Interface: Write
This section provides a hyper DRAM interface write timing chart.
■
Hyper DRAM Interface: Write Timing chart
❍
Bus width: 16 bits, access: words
Figure 4.17-33 Example of Hyper DRAM Interface Write Timing Chart
[Explanation of operation]
•
Column addresses and write data are output in Q4HW cycles.
•
CAS is asserted at the falling edge of Q4HW and negated at the falling edge of Q4HW.
•
WE (including WEL and WEH) is asserted at the rising edge of the Q4HW cycle and negated
when Q4HW ends.
Q1
Q2
Q3
Q4HW
Q4HW
Q4HW
Q4HW
Q1
Q2
Q3
Q4HW
CLK
2CAS/1WE
A24-00
X
row.adr.
col.
col.
col.
col.
X
row.adr.
col.
D31-24
W
W
W
W
W
D23-16
W
W
W
W
W
RAS
CASL
CASH
WE
RDX
(DACK0)
(EOP0)
2)
Содержание MB91F109
Страница 2: ......
Страница 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Страница 4: ......
Страница 10: ...vi ...
Страница 24: ...xx ...
Страница 95: ...71 2 10 Operation Mode MODR writing RSTX reset MD2 1 0 BW1 and BW0 of AMD0 to AMD5 Bus width specification ...
Страница 96: ...72 CHAPTER 2 CPU ...
Страница 224: ...200 CHAPTER 4 BUS INTERFACE ...
Страница 234: ...210 CHAPTER 5 I O PORTS ...
Страница 268: ...244 CHAPTER 9 U TIMER ...
Страница 290: ...266 CHAPTER 10 UART ...
Страница 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Страница 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Страница 392: ...368 CHAPTER 16 FLASH MEMORY ...
Страница 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Страница 448: ...424 APPENDIX E Instructions ...
Страница 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 458: ...434 INDEX ...
Страница 460: ......
Страница 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...