77
3.2 Reset Reason Resister (RSRR) and Watchdog Cycle Control Register (WTCR)
[bit 09, 08] WT1, 0
These bits specify the cycle of the watchdog timer. The bits and the cycles selected by the
bits have the relationships shown in Table 3.2.1. These bits are initialized when the entire
register is reset.
φ
is twice as large as X0 when GCR CHC is 1, and is the cycle of PLL oscillation frequency
when CHC is 0.
Table 3.2-1 Watchdog Timer Cycles Specified by WT1 and WT0
WT1
WT0
Minimum WPR write interval
required to suppress watchdog
resetting
Time from last 5AH write to WPR to
occurrence of watchdog resetting
0
0
φ ×
2
15
[Initial value]
φ ×
2
15
to
φ ×
2
16
0
1
φ ×
2
17
φ ×
2
17
to
φ ×
2
18
1
0
φ ×
2
19
φ ×
2
19
to
φ ×
2
20
1
1
φ ×
2
21
φ ×
2
21
to
φ ×
2
22
Содержание MB91F109
Страница 2: ......
Страница 3: ...FUJITSU LIMITED FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...
Страница 4: ......
Страница 10: ...vi ...
Страница 24: ...xx ...
Страница 95: ...71 2 10 Operation Mode MODR writing RSTX reset MD2 1 0 BW1 and BW0 of AMD0 to AMD5 Bus width specification ...
Страница 96: ...72 CHAPTER 2 CPU ...
Страница 224: ...200 CHAPTER 4 BUS INTERFACE ...
Страница 234: ...210 CHAPTER 5 I O PORTS ...
Страница 268: ...244 CHAPTER 9 U TIMER ...
Страница 290: ...266 CHAPTER 10 UART ...
Страница 314: ...290 CHAPTER 12 16 BIT RELOAD TIMER ...
Страница 322: ...298 CHAPTER 13 BIT SEARCH MODULE ...
Страница 392: ...368 CHAPTER 16 FLASH MEMORY ...
Страница 432: ...408 APPENDIX E Instructions F Table E 2 Instruction Formats OP rel11 5 11 ...
Страница 448: ...424 APPENDIX E Instructions ...
Страница 449: ...425 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 458: ...434 INDEX ...
Страница 460: ......
Страница 461: ...FUJITSU SEMICONDUCTOR FR30 32 Bit Microcontroller MB91F109 Hardware Manual ...