HOST INTERFACE (HI)
MOTOROLA
PORT B
5 - 21
ter, which allows the use of bit manipulation instructions on control register bits. The
HF1
(0)
HF0
(0)
0
TREQ
(0)
RREQ
(0)
$0
7
0
INTERRUPT CONTROL REGISTER (ICR)
(READ/WRITE)
INTERRUPT VECTOR NUMBER
($0F)
7
0
FLAGS
INTERRUPT VECTOR REGISTER (IVR)
(READ/WRITE)
0 0 0 0 0 0 0 0
RXH
RECEIVE HIGH BYTE
RXM
RECEIVE MIDDLE BYTE
NOT USED
TXH
TRANSMIT HIGH BYTE
TXM
TRANSMIT MIDDLE BYTE
7
0
7
0
7
0 7
0
NOTE: The numbers in parentheses are reset values.
HM1
(0)
HM0
(0)
INIT
(0)
MODES
0
0
Interrupt Mode (DMA Off)
0
1
24-Bit DMA Mode
1
0
16-Bit DMA Mode
1
1
8-Bit DMA Mode
0
HOST VECTOR
($12)
7
5
0
COMMAND VECTOR REGISTER (CVR)
(READ/WRITE)
HC
(0)
$1
HF3
(0)
HF2
(0)
0
TXDE
(1)
RXDF
(0)
$2
7
0
INTERRUPT STATUS REGISTER (ISR)
(READ ONLY)
STATUS
DMA
(0)
HREQ
(0)
FLAGS
TRDY
(1)
$3
RXL
RECEIVE LOW BYTE
TXL
TRANSMIT LOW BYTE
31
$4
24 23
$5
16 15
$6
8 7
$7
0
RECEIVE BYTE REGISTERS (RXH:RXM:RXL)
(READ ONLY)
TRANSMIT BYTE REGISTERS (TXH:TXM:TXL)
(WRITE ONLY)
Figure 5-12 Host Processor Programming Model – Host Side
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..
Содержание DSP56002
Страница 380: ......
Страница 382: ......
Страница 390: ...Freescale Semiconductor I Freescale Semiconductor Inc For More Information On This Product Go to www freescale com nc...