![Epson S1C17 Series Скачать руководство пользователя страница 67](http://html.mh-extra.com/html/epson/s1c17-series/s1c17-series_manual_107781067.webp)
7-8
Seiko Epson Corporation
S1C17 CORE MANUAL
(REV. 1.2)
add.a %rd, imm7
Function
24-bit addition
Standard)
rd
(23:0)
←
rd
(23:0) +
imm7
(zero extended)
Extension 1)
rd
(23:0)
←
rd
(23:0) +
imm20
(zero extended)
Extension 2)
rd
(23:0)
←
rd
(23:0) +
imm24
Code
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
0 1 1 0 0 0
r d
imm7
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Flag
IL IE C V Z N
– – – – – –
|
|
|
| |
Mode
Src: Immediate data (unsigned)
Dst: Register direct
%rd
=
%r0
to
%r7
CLK
One cycle
Description
(1) Standard
add.a %rd,imm7 ;
rd
←
rd + imm7
The 7-bit immediate
imm7
is added to the
rd
register after being zero-extended.
(2) Extension 1
ext imm13
; = imm20(19:7)
add.a %rd,imm7 ;
rd
←
rd + imm20, imm7 = imm20(6:0)
The 20-bit immediate
imm20
is added to the
rd
register after being zero-extended.
(3) Extension 2
ext imm4
;
imm4(3:0) = imm24(23:20)
ext imm13
; = imm24(19:7)
add.a %rd,imm7 ;
rd
←
rd + imm24, imm7 = imm24(6:0)
The 24-bit immediate
imm24
is added to the
rd
register.
(4) Delayed slot instruction
This instruction may be executed as a delayed slot instruction by writing it directly after
a branch instruction with the “d” bit. In this case, extension of the immediate by the
ext
instruction cannot be performed.
Example
(1)
add.a %r0,0x7f
; r0 = r0 + 0x7f
(2)
ext 0xf
ext 0x1fff
add.a %r1,0x7f
; r1 = r1 + 0xffffff