![Epson S1C17 Series Скачать руководство пользователя страница 134](http://html.mh-extra.com/html/epson/s1c17-series/s1c17-series_manual_107781134.webp)
S1C17 CORE MANUAL
Seiko Epson Corporation
7-75
(Rev. 1.2)
ld.a %rd, imm7
Function
24-bit data transfer
Standard)
rd
(6:0)
←
imm7
,
rd
(23:7)
←
0
Extension 1)
rd
(19:0)
←
imm20
,
rd
(23:20)
←
0
Extension 2)
rd
(23:0)
←
imm24
Code
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
1 0 0 1 1 1
r d
imm7
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Flag
IL IE C V Z N
– – – – – –
|
|
|
| |
Mode
Src: Immediate data (unsigned)
Dst: Register direct
%rd
=
%r0
to
%r7
CLK
One cycle
Description
(1) Standard
ld.a %rd,imm7 ;
rd
←
imm7 (zero-extended)
The 7-bit immediate
imm7
is loaded to the
rd
register after being zero-extended.
(2) Extension 1
ext imm13
; = sign20(19:7)
ld.a %rd,imm7 ;
rd
←
imm20 (zero-extended),
;
imm7 = imm20(6:0)
The immediate data is extended into a 20-bit quantity by the
ext
instruction and it is loaded to
the
rd
register after being zero-extended.
(3) Extension 2
ext imm4
;
imm4(3:0) = imm24(23:20)
ext imm13
; = imm24(19:7)
ld.a %rd,imm7 ;
rd
←
imm24, imm7 = imm24(6:0)
The immediate data is extended into a 24-bit quantity by the
ext
instruction and it is loaded to
the
rd
register.
(4) Delayed slot instruction
This instruction may be executed as a delayed slot instruction by writing it directly after
a branch instruction with the “d” bit. In this case, extension of the immediate by the
ext
instruction cannot be performed.
Example
ld.a %r0,0x3f ; r0
←
0x00003f