![Epson S1C17 Series Скачать руководство пользователя страница 146](http://html.mh-extra.com/html/epson/s1c17-series/s1c17-series_manual_107781146.webp)
S1C17 CORE MANUAL
Seiko Epson Corporation
7-87
(Rev. 1.2)
ld.b %rd, [%rb]
Function
Signed byte data transfer
Standard)
rd
(7:0)
←
B[
rb
],
rd
(15:8)
←
B[
rb
](7),
rd
(23:16)
←
0
Extension 1)
rd
(7:0)
←
B[
rb
+
imm13
],
rd
(15:8)
←
B[
rb
+
imm13
](7),
rd
(24:16)
←
0
Extension 2)
rd
(7:0)
←
B[
rb
+
imm24
],
rd
(15:8)
←
B[
rb
+
imm24
](7),
rd
(24:16)
←
0
Code
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
0 0 1 0 0 0
r d
0 0 0 0
r b
ld.b %rd,[%rb]
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Flag
IL IE C V Z N
– – – – – –
|
|
|
| |
Mode
Src: Register indirect
%rb
=
%r0
to
%r7
Dst: Register direct
%rd
=
%r0
to
%r7
CLK
One cycle (two cycles when the
ext
instruction is used)
Description
(1) Standard
ld.b %rd,[%rb]
; memory address = rb
The byte data in the specified memory location is transferred to the
rd
register after being sign-
extended to 16 bits. The
rb
register contains the memory address to be accessed. The eight high-
order bits of the
rd
register are set to 0.
(2) Extension 1
ext imm13
ld.b %rd,[%rb]
; memory address = rb + imm13
The
e x t
instruction changes the addressing mode to register indirect addressing with
displacement. As a result, the content of the
rb
register with the 13-bit immediate
imm13
added
comprises the memory address, the byte data in which is transferred to the
rd
register after being
sign-extended to 16 bits. The eight high-order bits of the
rd
register are set to 0. The content of
the
rb
register is not altered.
(3) Extension 2
ext imm11
;
imm11(10:0) = imm24(23:13)
ext imm13
; = imm24(12:0)
ld.b %rd,[%rb]
; memory address = rb + imm24
The addressing mode changes to register indirect addressing with displacement, so the content
of the
rb
register with the 24-bit immediate
imm24
added comprises the memory address, the
byte data in which is transferred to the
rd
register after being sign-extended to 16 bits. The eight
high-order bits of the
rd
register are set to 0. The content of the
rb
register is not altered.
(4) Delayed slot instruction
This instruction may be executed as a delayed slot instruction by writing it directly after
a branch instruction with the “d” bit. In this case, extension of the immediate by the
ext
instruction cannot be performed.