
Hardware and Software Design • Manufacturing Services
page 28
0x01BC
ADD4_7
Status 4-7
Bit#
Definition
0
Done channel 4
1
mt_4n
2
hf_4n
3
ff_4n
4
Done channel 5
5
mt_5n
6
hf_5n
7
ff_5n
8
Done channel 6
9
mt_6n
1 0
hf_6n
1 1
ff_6n
1 2
Done channel 7
1 3
mt_7n
1 4
hf_7n
1 5
ff_7n
1 6
gnd
1 7
mt_out1n
1 8
hf_out1n
1 9
ff_out1n
The status register reports the Input FIFO status, Done bits from the FE Xilinx, and the Output FIFO status.
mt_xn is active low. ‘0’ – FIFO is empty, hf_xn is active low ‘0’ – FIFO is half full+, ff_xn is active low ‘0’ – FIFO is full.
Done channel X when 1 is done; the requested samples have been captured and loaded into that channel’s FIFO.
The Done bits are transitory in nature and should not be used to poll [address generator]. The Done bits have a
capture and hold circuit within the DMA Xilinx. See DMA Status Register.