L I S T O F F I G U R E S
Data Device Corporation
v
DS-BU-67301B-G
1/14
Block Diagram ..............................................................................7
Figure 23. Synchronous, Non-Multiplexed Address - 32-bit Single-Word Memory Read Timing
Figure 24. Synchronous, Non-Multiplexed Address - 32-bit Single-Word Register Read Timing
Figure 25. Synchronous, Non-Multiplexed Address - 32-bit Single-Word Write Timing ........... 65
Figure 26. Synchronous, Non-Multiplexed Address 16-bit - Single-Word Memory Read Timing
Figure 27. Synchronous, Non-Multiplexed Address 16-bit - Single-Word Register Read Timing
Figure 28. Synchronous, Non-Multiplexed Address - 16-bit Single-Word Memory Write Timing
Figure 29. Synchronous, Non-Multiplexed Address - 16-bit Single-Word Register Write Timing
Figure 30. Synchronous, Multiplexed Address 32-bit - Single-Word Memory Read Timing .... 70
Figure 31. Synchronous, Multiplexed Address 32-bit - Single-Word Register Read Timing .... 71
Figure 32. Synchronous, Multiplexed Address 32-bit Single-Word Write Timing ..................... 72
Figure 33. Synchronous, Multiplexed Address 16-bit - Single-Word Memory Read Timing .... 73
Figure 34. Synchronous, Multiplexed Address 16-bit Single-Word Register Read Timing ...... 74
Figure 35. Synchronous, Multiplexed Address 16-bit Single-Word Memory Write Timing ....... 75
Figure 36. Synchronous, Multiplexed Address 16-bit Single-Word Register Write Timing ...... 76
Figure 37. Synchronous, Non-Multiplexed Address, 32-bit - Sequential Burst Memory Read