![Dallas DS87C550 Скачать руководство пользователя страница 63](http://html1.mh-extra.com/html/dallas/ds87c550/ds87c550_user-manual-supplement_3298646063.webp)
DS87C550 High-Speed Microcontroller User’s Guide Supplement
63 of 93
PX3/PC1
Bit 1
External Interrupt 3 Priority or Capture 1 Interrupt Priority.
This bit
determines the priority (0 = normal, 1= high) of the Timer 2 Capture channel 1 if
it is in use or External Interrupt 3 if enabled and the capture function is disabled.
PX2/PC0
Bit 0
External Interrupt 2 Priority or Capture 0 Interrupt Priority.
This bit
determines the priority (0 = normal, 1= high) of the Timer 2 Capture channel 0 if
it is in use or External Interrupt 2 if enabled and the capture function is disabled.
Watchdog Control Register (WDCON)
7
6
5
4
3
2
1
0
SFR FFh
SMOD_1
POR
EPFI
PFI
WDIF
WTRF
EWT
RWT
RW-0
RW-*
RW-0
RW-*
RT-0
RW-*
RT-*
RT-0
R=Unrestricted Read, W=Unrestricted Write, T=Timed Access Write Only,
-n=Value after Reset, *=See description
SMOD_1
Bit 7
Serial Port 0 Baud Rate Doubler Enable.
This bit enables/disables the
serial baud rate doubling function for Serial Port 1 when using Timer 1 as the
baud rate generator.
0 = Serial Port 1 baud rate will be that defined by baud rate generation
equation.
1 = Serial Port 1 baud rate will be double that defined by baud rate generation
equation.
POR
Bit 6
Power-on Reset Flag.
This bit indicates whether the last reset was a power-on
reset. This bit is typically interrogated following a reset to determine if the reset
was caused by power-on. It must be cleared by a Timed Access write before the
next reset of any kind or the software may erroneously determine that another
power-on reset has occurred. This bit is set following a power-on reset and
unaffected by all other resets.
0 = Last reset was from a source other than a power-on reset
1 = Last reset was a power-on reset.
EPF1
Bit 5
Enable Power Fail Interrupt.
This bit enables/disables the ability of the internal
band-gap reference to generate a power-fail interrupt when V
CC
falls below
approximately 4.5 volts. While in Stop mode, both this bit and the Band-gap
Select bit, BGS (EXIF.0), must be set to enable the power-fail interrupt.
0 = Power-fail interrupt disabled.
1 = Power-fail interrupt enabled during normal operation. Power-fail interrupt
enabled in Stop mode if BGS is set.