![Dallas DS87C550 Скачать руководство пользователя страница 24](http://html1.mh-extra.com/html/dallas/ds87c550/ds87c550_user-manual-supplement_3298646024.webp)
DS87C550 High-Speed Microcontroller User’s Guide Supplement
24 of 93
EX1
Bit 2
Enable External Interrupt 1.
This bit controls the masking of external interrupt
1.
0 = Disable external interrupt 1.
1 = Enable all interrupt requests generated by the
1
INT
pin.
ET0
Bit 1
Enable Timer 0 Interrupt.
This bit controls the masking of the Timer 0
interrupt.
0 = Disable all Timer 0 interrupts.
1 = Enable all interrupt requests generated by the TF0 flag (TCON.5).
EX0
Bit 0
Enable External Interrupt 0.
This bit controls the masking of external interrupt
0.
0 = Disable external interrupt 0.
1 = Enable all interrupt requests generated by the
0
INT
pin.
Compare Register Zero LSB (CMPL0)
7
6
5
4
3
2
1
0
SFR A9h
CMPL0.7
CMPL0.6
CMPL0.5
CMPL0.4
CMPL0.3
CMPL0.2
CMPL0.1
CMPL0.0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
R=Unrestricted Read, W=Unrestricted Write, -n=Value after Reset
CMPL0.7-0
Bits 7-0
Compare Register Zero LSB.
This register is one of three used to store the least
significant 8-bit value for the Timer 2’s comparison functions. When a match
occurs between Timer 2 and the contents of 16-bit register pair made of CMPH0
& CMPL0, port pins P4.5 through P4.0 are set if the corresponding compare
match set enable bits (CMS5:0=SETR.5:0) are set.
Compare Register One LSB (CMPL1)
7
6
5
4
3
2
1
0
SFR AAh
CMPL1.7
CMPL1.6
CMPL1.5
CMPL1.4
CMPL1.3
CMPL1.2
CMPL1.1
CMPL1.0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
R=Unrestricted Read, W=Unrestricted Write, -n=Value after Reset
CMPL1.7-0
Bits 7-0
Compare Register One LSB.
This register is one of three used to store the least
significant 8-bit value for the Timer 2’s comparison functions. When a match
occurs between Timer 2 and the contents of 16-bit register pair made of CMPH1
& CMPL1, port pins P4.5 through P4.0 are reset if the corresponding compare
match reset enable bits (CMR5:0=RSTR.5:0) are set.