![Dallas DS87C550 Скачать руководство пользователя страница 58](http://html1.mh-extra.com/html/dallas/ds87c550/ds87c550_user-manual-supplement_3298646058.webp)
DS87C550 High-Speed Microcontroller User’s Guide Supplement
58 of 93
0
CT
Bit 1
Capture Register CPTR0 Negative Trigger Enable.
Setting this bit enables
the transfer of Timer 2 contents into 16-bit capture register pair CPTH0:CPTL0
on the falling edge of the signal on pin INT2/CT0 (P1.0). When set, this bit also
configures External Interrupt 2 to respond to a negative edge (if enabled).
Clearing this bit disables both capture and interrupt functions for a falling edge.
CT0
Bit 0
Capture Register CPTR0 Positive Trigger Enable.
Setting this bit enables the
transfer of Timer 2 contents into 16-bit capture register pair CPTH0:CPTL0 on
the rising edge of the signal on pin INT2/CT0 (P1.0). When set, this bit also
configures External Interrupt 2 to respond to a positive edge (if enabled).
Clearing this bit disables both capture and interrupt functions for a falling edge.
Timer 2 LSB (T2L)
7
6
5
4
3
2
1
0
SFR ECh
T2L.7
T2L.6
T2L.5
T2L.4
T2L.3
T2L.2
T2L.1
T2L.0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
R=Unrestricted Read, W=Unrestricted Write, -n=Value after Reset
T2L.7-0
Bits 7-0
Timer 2 LSB.
This register contains the least significant byte of timer2.
Timer 2 MSB (T2H)
7
6
5
4
3
2
1
0
SFR ECh
T2H.7
T2H.6
T2H.5
T2H.4
T2H.3
T2H.2
T2H.1
T2H.0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
R=Unrestricted Read, W=Unrestricted Write, -n=Value after Reset
T2H.7-0
Bits 7-0
Timer 2 MSB.
This register contains the most significant byte of timer2.