![Dallas DS87C550 Скачать руководство пользователя страница 56](http://html1.mh-extra.com/html/dallas/ds87c550/ds87c550_user-manual-supplement_3298646056.webp)
DS87C550 High-Speed Microcontroller User’s Guide Supplement
56 of 93
Timer 2 Interrupt/Clock Select (T2SEL)
7
6
5
4
3
2
1
0
SFR EAh
TF2S
TF2BS
-
TF2B
-
-
T2P1
T2P0
RW-0
RW-0
-
RW-0
-
-
RW-0
RW-0
R=Unrestricted Read, W=Unrestricted Write, -n=Value after Reset
TF2S
Bit 7
Timer 2 16-Bit Overflow Interrupt Select.
Setting this bit enables interrupts
resulting from a Timer 2 16-bit overflow (sets TF2 flag T2CON.7). Clearing this
bit disables this interrupt.
TF2BS
Bit 6
Timer 2 8-Bit Overflow Interrupt Select.
Setting this bit enables interrupts
resulting from a Timer 2 8-bit overflow (sets TF2B flag T2SEL.4). Clearing this
bit disables this interrupt.
Bit 5
Reserved. Read data will be indeterminate.
TF2B
Bit 4
Timer 2 8-Bit Overflow Flag.
This bit is set by hardware when the Timer 2
LSB overflows. This bit must be cleared by software , and will only be set if
RCLK and TCLK are both cleared (T2 now used as a baud rate generator).
Bits 3-2
Reserved. Read data will be indeterminate.
T2P1-T2P0
Bits 1-0
Timer 2 Prescaler Bits.
These bits select the prescaler divide values for the
Timer 2 input clock as shown:
T2P1
T2P0
Prescaler Divisor
0
0
1
0
1
2
1
0
4
1
1
8
In all but the clock output mode of Timer 2, the clock control bits 4X/2X and
CD1:0 determine the input to this prescaler (see further information in Timer 2
section).