![Dallas DS87C550 Скачать руководство пользователя страница 41](http://html1.mh-extra.com/html/dallas/ds87c550/ds87c550_user-manual-supplement_3298646041.webp)
DS87C550 High-Speed Microcontroller User’s Guide Supplement
41 of 93
Compare Register 2 MSB (CMPH2)
7
6
5
4
3
2
1
0
SFR CBh CMPH2.7 CMPH2.6 CMPH2.5 CMPH2.4 CMPH2.3 CMPH2.2 CMPH2.1 CMPH2.0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
R=Unrestricted Read, W=Unrestricted Write, -n=Value after Reset
CMPH2.7-0
Bits 7-0
Compare Register 2 MSB.
This register is used to store the most significant 8-
bit value for one of the three available Timer 2 comparison functions. Register
CMPL2 (ABh) contains the least significant byte of this compare function. When
a 16-bit match occurs, a Timer 2 interrupt is occurs if enabled and port pins P4.7
or P4.6 are toggled if the corresponding enable bits CMTE1 or CMTE0 are set in
the RSTR (EFh) register.
Capture Register 0 MSB (CPTH0)
7
6
5
4
3
2
1
0
SFR CCh CPTH0.7
CPTH0.6
CPTH0.5
CPTH0.4
CPTH0.3
CPTH0.2
CPTH0.1
CPTH0.0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
R=Unrestricted Read, W=Unrestricted Write, -n=Value after Reset
CPTH0.7-0
Bits 7-0
Capture Register 2 MSB.
This register loads the most significant 8-bit value of
Timer 2 when a transition occurs on the INT2/CT0 pin if the corresponding
capture trigger is enabled by the appropriate bit in register CTCON (EBh). The
least significant 8-bit value is loaded into register CPTL0 (ACh).
Capture Register 1 MSB (CPTH1)
7
6
5
4
3
2
1
0
SFR CDh CPTH1.7
CPTH1.6
CPTH1.5
CPTH1.4
CPTH1.3
CPTH1.2
CPTH1.1
CPT10.0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
R=Unrestricted Read, W=Unrestricted Write, -n=Value after Reset
CPTH1.7-0
Bits 7-0
Capture Register 1 MSB.
This register loads the most significant 8-bit value of
Timer 2 when a transition occurs on the INT3/CT1 pin if the corresponding
capture trigger is enabled by the appropriate bit in register CTCON (EBh). The
least significant 8-bit value is loaded into register CPTL1 (ADh).