
COPPER INTERRUPT
Bit 4, COPER, is used by the Copper to issue a level 3 interrupt. The Copper can change
the content of any of the bits of this register, as it can write any value into most of the
machine registers. However, this bit has been reserved for specifically identifying the
Copper as the interrupt source.
Generally, you use this bit when you want to sense that the display beam has reached a
specific position on the screen, and you wish to change
something in memory based on this occurrence.
AUDIO INTERRUPTS
Bits 10 - 7, AUD3 - 0, are assigned to the audio channels. They are called AUD3, AUD2,
AUDl, and AUD0 and are assigned to channels 3, 2,1, and 0, respectively.
This level 4 interrupt signals "audio block done". When the audio DMA is operating in
automatic mode, this interrupt occurs when the last word in an audio data stream has
been accessed. In manual mode, it occurs when the audio data register is ready to accept
another word of data.
See Chapter 5, "Audio Hardware," for more information about interrupt generation and
timing.
BLITTER INTERRUPT
Bit 6, BLIT, signals "blitter finished." If this bit is a 1, it indicates that the blitter has
completed the requested data transfer. The blitter is now ready to accept another task.
This bit generates a level 3 interrupt.
DISK INTERRUPT
Bits 12 and 1 of the interrupt registers are assigned to disk interrupts.
Bit 12, DSKSYN, indicates that the sync register matches disk data. This bit generates a
level 5 interrupt.
- System Control Hardware 215 -
Содержание Amiga A1000
Страница 1: ...AMIGA HARDWARE REFERENCE MANUAL 1992 Commodore Business Machines Amiga 1200 PAL...
Страница 20: ...Figure 1 1 Block Diagram for the Amiga Computer Family Introduction 11...
Страница 21: ...12 Introduction...
Страница 72: ...Figure 3 12 A dual Playfield display Playfield Hardware 63...
Страница 87: ...Figure 3 24 Horizontal Scrolling 78 playfield hardware...
Страница 101: ...92 Playfield Hardware...
Страница 199: ...Figure 6 9 DMA time slot allocation 190 Blitter hardware...
Страница 203: ...Figure 6 13 Blitter Block Diagram 194 Blitter Hardware...
Страница 229: ...220 System Control Hardware...
Страница 246: ...Figure 8 8 Chinon Timing diagram cont Interface Hardware 237...
Страница 265: ...256 Interface Hardware...
Страница 289: ...280 Appendix A...
Страница 297: ...288 Appendix B...
Страница 298: ...APPENDIX C CUSTOM CHIP PIN ALLOCATION LIST NOTE Means an active low signal Appendix C 289...
Страница 302: ...APPENDIX D SYSTEM MEMORY MAP Appendix D 293...
Страница 343: ...334 Appendix F...
Страница 351: ...342 Appendix G...
Страница 361: ...352 Appendix H...
Страница 367: ...358 Appendix I...