
HOW TO INTERPRET THE COLLISION DATA
The collision data register, CLXDAT, is read-only, and its contents are automatically
cleared to 0 after it is read. Its bits are as shown in Table 7-3.
Table 7-3: CLXDAT Bits
Bit
Number Collisions Registered
15 not used
14 Sprite 4 (or 5) to sprite 6 (or 7)
13 Sprite 2 (or 3) to sprite 6 (or 7)
12 Sprite 2 (or 3) to sprite 4 (or 5)
11 Sprite 0 (or 1) to sprite 6 (or 7)
10 Sprite 0 (or 1) to sprite 4 (or 5)
9 Sprite 0 (or 1) to sprite 2 (or 3)
8 Even bit-planes to sprite 6 (or 7)
7 Even bit-planes to sprite 4 (or 5)
6 Even bit-planes to sprite 2 (or 3)
5 Even bit-planes to sprite 0 (or l)
4 Odd bit-planes to sprite 6 (or 7)
3 Odd bit-planes to sprite 4 (or 5)
2 Odd bit-planes to sprite 2 (or 3)
1 Odd bit-planes to sprite 0 (or 1)
0 Even bit-planes to odd bit-planes
NOTE
The numbers in parentheses in Table 7-3 refer to collisions that will register only if you
want them to show up. The collision control register described below lets you either ignore
or include the odd-numbered sprites in the collision detection.
Notice that in this Table, collision detection does not change when you select either single
or dual playfield mode. Collision detection depends only on the actual bits present in the
odd-numbered or even-numbered bitplanes. The collision control register specifies how to
handle the bitplanes during collision detect.
- 208 System Control Hardware -
Содержание Amiga A1000
Страница 1: ...AMIGA HARDWARE REFERENCE MANUAL 1992 Commodore Business Machines Amiga 1200 PAL...
Страница 20: ...Figure 1 1 Block Diagram for the Amiga Computer Family Introduction 11...
Страница 21: ...12 Introduction...
Страница 72: ...Figure 3 12 A dual Playfield display Playfield Hardware 63...
Страница 87: ...Figure 3 24 Horizontal Scrolling 78 playfield hardware...
Страница 101: ...92 Playfield Hardware...
Страница 199: ...Figure 6 9 DMA time slot allocation 190 Blitter hardware...
Страница 203: ...Figure 6 13 Blitter Block Diagram 194 Blitter Hardware...
Страница 229: ...220 System Control Hardware...
Страница 246: ...Figure 8 8 Chinon Timing diagram cont Interface Hardware 237...
Страница 265: ...256 Interface Hardware...
Страница 289: ...280 Appendix A...
Страница 297: ...288 Appendix B...
Страница 298: ...APPENDIX C CUSTOM CHIP PIN ALLOCATION LIST NOTE Means an active low signal Appendix C 289...
Страница 302: ...APPENDIX D SYSTEM MEMORY MAP Appendix D 293...
Страница 343: ...334 Appendix F...
Страница 351: ...342 Appendix G...
Страница 361: ...352 Appendix H...
Страница 367: ...358 Appendix I...