iv
2467S–AVR–07/09
ATmega128
Analog to Digital Converter 230
Prescaling and Conversion Timing 233
Changing Channel or Reference Selection 235
JTAG Interface and On-chip Debug System 246
Using the Boundary-scan Chain 249
Using the On-chip Debug System 249
On-chip Debug Specific JTAG Instructions 250
On-chip Debug Related Register in I/O Memory 251
Using the JTAG Programming Capabilities 251
IEEE 1149.1 (JTAG) Boundary-scan 252
Boundary-scan Specific JTAG Instructions 254
Boundary-scan Related Register in I/O Memory 255
ATmega128 Boundary-scan Order 266
Boundary-scan Description Language Files 272
Boot Loader Support – Read-While-Write Self-Programming 273
Application and Boot Loader Flash Sections 273
Read-While-Write and No Read-While-Write Flash Sections 273
Entering the Boot Loader Program 276
Addressing the Flash During Self-Programming 278
Self-Programming the Flash 279
Program and Data Memory Lock Bits 286
Parallel Programming Parameters, Pin Mapping, and Commands 290
Содержание ATmega128
Страница 384: ...vi 2467S AVR 07 09 ATmega128 Rev 2467C 02 02 377 Table of Contents i...
Страница 385: ...vii 2467S AVR 07 09 ATmega128...