34
AT40K Series Configuration
1009B–FPGA–03/02
Figure 19.
Slave Parallel Up Start of Configuration
Notes:
1. INIT is an open drain pin during configuration downloads, this pin must be driven by only an open drain driver. The pull-up
value should be properly chosen to allow the pin to be pulled High prior to the first rising edge of CCLK. Failure to do so will
not cause the part to abort the download, but may cause the user confusion if the FPGA does drive the pin Low.
2. For configuration interface inputs, t
DCI
indicates the time for the user I/O to tri-state.
3. The pins CSOUT and CHECK are claimed by the configuration interface only if enabled by the control register. Both are
enabled by default after power-on-reset or manual reset.
4. Users must drive CON Low for 3 rising edges of CCLK, and then should release.
5. Data can also be loaded D<0:15> as a 16-bit word.
USER MAY RELEASE
DRIVEN BY USER ONLY
t
PCCLK
USER I/O
USER I/O
t
DCI
(2)
USER I/O
USER I/O
t
SCCCLK
20K PULL-UP
(INTERNAL)
t
SCC
USER I/O
USER I/O
D<0:7>
(5)
t
SCD
t
HCD
00
B7
00
USER I/O
00000
00001
00002
t
DCA
10K PULL-UP
(INTERNAL)
A<0:19>
CCLK
CON
(4)
INIT
(1)
CHECK
(3)
LDC
HDC
CSOUT
(3)